162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ OR MIT 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright 2014-2020 Toradex 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci/ { 862306a36Sopenharmony_ci aliases { 962306a36Sopenharmony_ci ethernet0 = &fec1; 1062306a36Sopenharmony_ci ethernet1 = &fec0; 1162306a36Sopenharmony_ci }; 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci bl: backlight { 1462306a36Sopenharmony_ci compatible = "pwm-backlight"; 1562306a36Sopenharmony_ci pinctrl-names = "default"; 1662306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_gpio_bl_on>; 1762306a36Sopenharmony_ci pwms = <&pwm0 0 5000000 0>; 1862306a36Sopenharmony_ci enable-gpios = <&gpio1 13 GPIO_ACTIVE_HIGH>; 1962306a36Sopenharmony_ci status = "disabled"; 2062306a36Sopenharmony_ci }; 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci reg_module_3v3: regulator-module-3v3 { 2362306a36Sopenharmony_ci compatible = "regulator-fixed"; 2462306a36Sopenharmony_ci regulator-name = "+V3.3"; 2562306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 2662306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 2762306a36Sopenharmony_ci }; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci reg_module_3v3_avdd: regulator-module-3v3-avdd { 3062306a36Sopenharmony_ci compatible = "regulator-fixed"; 3162306a36Sopenharmony_ci regulator-name = "+V3.3_AVDD_AUDIO"; 3262306a36Sopenharmony_ci regulator-min-microvolt = <3300000>; 3362306a36Sopenharmony_ci regulator-max-microvolt = <3300000>; 3462306a36Sopenharmony_ci }; 3562306a36Sopenharmony_ci}; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci&adc0 { 3862306a36Sopenharmony_ci status = "okay"; 3962306a36Sopenharmony_ci vref-supply = <®_module_3v3_avdd>; 4062306a36Sopenharmony_ci}; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci&adc1 { 4362306a36Sopenharmony_ci status = "okay"; 4462306a36Sopenharmony_ci vref-supply = <®_module_3v3_avdd>; 4562306a36Sopenharmony_ci}; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci&can0 { 4862306a36Sopenharmony_ci pinctrl-names = "default"; 4962306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_flexcan0>; 5062306a36Sopenharmony_ci status = "disabled"; 5162306a36Sopenharmony_ci}; 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci&can1 { 5462306a36Sopenharmony_ci pinctrl-names = "default"; 5562306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_flexcan1>; 5662306a36Sopenharmony_ci status = "disabled"; 5762306a36Sopenharmony_ci}; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci&clks { 6062306a36Sopenharmony_ci assigned-clocks = <&clks VF610_CLK_ENET_SEL>, 6162306a36Sopenharmony_ci <&clks VF610_CLK_ENET_TS_SEL>; 6262306a36Sopenharmony_ci assigned-clock-parents = <&clks VF610_CLK_ENET_50M>, 6362306a36Sopenharmony_ci <&clks VF610_CLK_ENET_50M>; 6462306a36Sopenharmony_ci}; 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci&dspi1 { 6762306a36Sopenharmony_ci bus-num = <1>; 6862306a36Sopenharmony_ci pinctrl-names = "default"; 6962306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_dspi1>; 7062306a36Sopenharmony_ci}; 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ci&edma0 { 7362306a36Sopenharmony_ci status = "okay"; 7462306a36Sopenharmony_ci}; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci&edma1 { 7762306a36Sopenharmony_ci status = "okay"; 7862306a36Sopenharmony_ci}; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci&esdhc1 { 8162306a36Sopenharmony_ci pinctrl-names = "default"; 8262306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_esdhc1>; 8362306a36Sopenharmony_ci bus-width = <4>; 8462306a36Sopenharmony_ci cd-gpios = <&gpio1 10 GPIO_ACTIVE_LOW>; 8562306a36Sopenharmony_ci disable-wp; 8662306a36Sopenharmony_ci}; 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci&fec1 { 8962306a36Sopenharmony_ci phy-mode = "rmii"; 9062306a36Sopenharmony_ci phy-supply = <®_module_3v3>; 9162306a36Sopenharmony_ci pinctrl-names = "default"; 9262306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_fec1>; 9362306a36Sopenharmony_ci}; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci&i2c0 { 9662306a36Sopenharmony_ci clock-frequency = <400000>; 9762306a36Sopenharmony_ci pinctrl-names = "default", "gpio"; 9862306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_i2c0>; 9962306a36Sopenharmony_ci pinctrl-1 = <&pinctrl_i2c0_gpio>; 10062306a36Sopenharmony_ci scl-gpios = <&gpio1 4 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 10162306a36Sopenharmony_ci sda-gpios = <&gpio1 5 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>; 10262306a36Sopenharmony_ci}; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci&nfc { 10562306a36Sopenharmony_ci pinctrl-names = "default"; 10662306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_nfc>; 10762306a36Sopenharmony_ci status = "okay"; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci nand@0 { 11062306a36Sopenharmony_ci compatible = "fsl,vf610-nfc-nandcs"; 11162306a36Sopenharmony_ci reg = <0>; 11262306a36Sopenharmony_ci #address-cells = <1>; 11362306a36Sopenharmony_ci #size-cells = <1>; 11462306a36Sopenharmony_ci nand-bus-width = <8>; 11562306a36Sopenharmony_ci nand-ecc-mode = "hw"; 11662306a36Sopenharmony_ci nand-ecc-strength = <32>; 11762306a36Sopenharmony_ci nand-ecc-step-size = <2048>; 11862306a36Sopenharmony_ci nand-on-flash-bbt; 11962306a36Sopenharmony_ci }; 12062306a36Sopenharmony_ci}; 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci&pwm0 { 12362306a36Sopenharmony_ci pinctrl-names = "default"; 12462306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_pwm0>; 12562306a36Sopenharmony_ci}; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci&pwm1 { 12862306a36Sopenharmony_ci pinctrl-names = "default"; 12962306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_pwm1>; 13062306a36Sopenharmony_ci}; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci&uart0 { 13362306a36Sopenharmony_ci pinctrl-names = "default"; 13462306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart0>; 13562306a36Sopenharmony_ci}; 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci&uart1 { 13862306a36Sopenharmony_ci pinctrl-names = "default"; 13962306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart1>; 14062306a36Sopenharmony_ci}; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci&uart2 { 14362306a36Sopenharmony_ci pinctrl-names = "default"; 14462306a36Sopenharmony_ci pinctrl-0 = <&pinctrl_uart2>; 14562306a36Sopenharmony_ci}; 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci&usbdev0 { 14862306a36Sopenharmony_ci disable-over-current; 14962306a36Sopenharmony_ci status = "okay"; 15062306a36Sopenharmony_ci}; 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci&usbh1 { 15362306a36Sopenharmony_ci disable-over-current; 15462306a36Sopenharmony_ci status = "okay"; 15562306a36Sopenharmony_ci}; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci&usbmisc0 { 15862306a36Sopenharmony_ci status = "okay"; 15962306a36Sopenharmony_ci}; 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_ci&usbmisc1 { 16262306a36Sopenharmony_ci status = "okay"; 16362306a36Sopenharmony_ci}; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci&usbphy0 { 16662306a36Sopenharmony_ci status = "okay"; 16762306a36Sopenharmony_ci}; 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci&usbphy1 { 17062306a36Sopenharmony_ci status = "okay"; 17162306a36Sopenharmony_ci}; 17262306a36Sopenharmony_ci 17362306a36Sopenharmony_ci&iomuxc { 17462306a36Sopenharmony_ci vf610-colibri { 17562306a36Sopenharmony_ci pinctrl_flexcan0: can0grp { 17662306a36Sopenharmony_ci fsl,pins = < 17762306a36Sopenharmony_ci VF610_PAD_PTB14__CAN0_RX 0x31F1 17862306a36Sopenharmony_ci VF610_PAD_PTB15__CAN0_TX 0x31F2 17962306a36Sopenharmony_ci >; 18062306a36Sopenharmony_ci }; 18162306a36Sopenharmony_ci 18262306a36Sopenharmony_ci pinctrl_flexcan1: can1grp { 18362306a36Sopenharmony_ci fsl,pins = < 18462306a36Sopenharmony_ci VF610_PAD_PTB16__CAN1_RX 0x31F1 18562306a36Sopenharmony_ci VF610_PAD_PTB17__CAN1_TX 0x31F2 18662306a36Sopenharmony_ci >; 18762306a36Sopenharmony_ci }; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci pinctrl_gpio_ext: gpio_ext { 19062306a36Sopenharmony_ci fsl,pins = < 19162306a36Sopenharmony_ci VF610_PAD_PTD10__GPIO_89 0x22ed /* EXT_IO_0 */ 19262306a36Sopenharmony_ci VF610_PAD_PTD9__GPIO_88 0x22ed /* EXT_IO_1 */ 19362306a36Sopenharmony_ci VF610_PAD_PTD26__GPIO_68 0x22ed /* EXT_IO_2 */ 19462306a36Sopenharmony_ci >; 19562306a36Sopenharmony_ci }; 19662306a36Sopenharmony_ci 19762306a36Sopenharmony_ci pinctrl_dcu0_1: dcu0grp_1 { 19862306a36Sopenharmony_ci fsl,pins = < 19962306a36Sopenharmony_ci VF610_PAD_PTE0__DCU0_HSYNC 0x1902 20062306a36Sopenharmony_ci VF610_PAD_PTE1__DCU0_VSYNC 0x1902 20162306a36Sopenharmony_ci VF610_PAD_PTE2__DCU0_PCLK 0x1902 20262306a36Sopenharmony_ci VF610_PAD_PTE4__DCU0_DE 0x1902 20362306a36Sopenharmony_ci VF610_PAD_PTE5__DCU0_R0 0x1902 20462306a36Sopenharmony_ci VF610_PAD_PTE6__DCU0_R1 0x1902 20562306a36Sopenharmony_ci VF610_PAD_PTE7__DCU0_R2 0x1902 20662306a36Sopenharmony_ci VF610_PAD_PTE8__DCU0_R3 0x1902 20762306a36Sopenharmony_ci VF610_PAD_PTE9__DCU0_R4 0x1902 20862306a36Sopenharmony_ci VF610_PAD_PTE10__DCU0_R5 0x1902 20962306a36Sopenharmony_ci VF610_PAD_PTE11__DCU0_R6 0x1902 21062306a36Sopenharmony_ci VF610_PAD_PTE12__DCU0_R7 0x1902 21162306a36Sopenharmony_ci VF610_PAD_PTE13__DCU0_G0 0x1902 21262306a36Sopenharmony_ci VF610_PAD_PTE14__DCU0_G1 0x1902 21362306a36Sopenharmony_ci VF610_PAD_PTE15__DCU0_G2 0x1902 21462306a36Sopenharmony_ci VF610_PAD_PTE16__DCU0_G3 0x1902 21562306a36Sopenharmony_ci VF610_PAD_PTE17__DCU0_G4 0x1902 21662306a36Sopenharmony_ci VF610_PAD_PTE18__DCU0_G5 0x1902 21762306a36Sopenharmony_ci VF610_PAD_PTE19__DCU0_G6 0x1902 21862306a36Sopenharmony_ci VF610_PAD_PTE20__DCU0_G7 0x1902 21962306a36Sopenharmony_ci VF610_PAD_PTE21__DCU0_B0 0x1902 22062306a36Sopenharmony_ci VF610_PAD_PTE22__DCU0_B1 0x1902 22162306a36Sopenharmony_ci VF610_PAD_PTE23__DCU0_B2 0x1902 22262306a36Sopenharmony_ci VF610_PAD_PTE24__DCU0_B3 0x1902 22362306a36Sopenharmony_ci VF610_PAD_PTE25__DCU0_B4 0x1902 22462306a36Sopenharmony_ci VF610_PAD_PTE26__DCU0_B5 0x1902 22562306a36Sopenharmony_ci VF610_PAD_PTE27__DCU0_B6 0x1902 22662306a36Sopenharmony_ci VF610_PAD_PTE28__DCU0_B7 0x1902 22762306a36Sopenharmony_ci >; 22862306a36Sopenharmony_ci }; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci pinctrl_dspi1: dspi1grp { 23162306a36Sopenharmony_ci fsl,pins = < 23262306a36Sopenharmony_ci VF610_PAD_PTD5__DSPI1_CS0 0x33e2 23362306a36Sopenharmony_ci VF610_PAD_PTD6__DSPI1_SIN 0x33e1 23462306a36Sopenharmony_ci VF610_PAD_PTD7__DSPI1_SOUT 0x33e2 23562306a36Sopenharmony_ci VF610_PAD_PTD8__DSPI1_SCK 0x33e2 23662306a36Sopenharmony_ci >; 23762306a36Sopenharmony_ci }; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci pinctrl_esdhc1: esdhc1grp { 24062306a36Sopenharmony_ci fsl,pins = < 24162306a36Sopenharmony_ci VF610_PAD_PTA24__ESDHC1_CLK 0x31ef 24262306a36Sopenharmony_ci VF610_PAD_PTA25__ESDHC1_CMD 0x31ef 24362306a36Sopenharmony_ci VF610_PAD_PTA26__ESDHC1_DAT0 0x31ef 24462306a36Sopenharmony_ci VF610_PAD_PTA27__ESDHC1_DAT1 0x31ef 24562306a36Sopenharmony_ci VF610_PAD_PTA28__ESDHC1_DATA2 0x31ef 24662306a36Sopenharmony_ci VF610_PAD_PTA29__ESDHC1_DAT3 0x31ef 24762306a36Sopenharmony_ci VF610_PAD_PTB20__GPIO_42 0x219d 24862306a36Sopenharmony_ci >; 24962306a36Sopenharmony_ci }; 25062306a36Sopenharmony_ci 25162306a36Sopenharmony_ci pinctrl_fec1: fec1grp { 25262306a36Sopenharmony_ci fsl,pins = < 25362306a36Sopenharmony_ci VF610_PAD_PTA6__RMII_CLKOUT 0x30d2 25462306a36Sopenharmony_ci VF610_PAD_PTC9__ENET_RMII1_MDC 0x30d2 25562306a36Sopenharmony_ci VF610_PAD_PTC10__ENET_RMII1_MDIO 0x30d3 25662306a36Sopenharmony_ci VF610_PAD_PTC11__ENET_RMII1_CRS 0x30d1 25762306a36Sopenharmony_ci VF610_PAD_PTC12__ENET_RMII1_RXD1 0x30d1 25862306a36Sopenharmony_ci VF610_PAD_PTC13__ENET_RMII1_RXD0 0x30d1 25962306a36Sopenharmony_ci VF610_PAD_PTC14__ENET_RMII1_RXER 0x30d1 26062306a36Sopenharmony_ci VF610_PAD_PTC15__ENET_RMII1_TXD1 0x30d2 26162306a36Sopenharmony_ci VF610_PAD_PTC16__ENET_RMII1_TXD0 0x30d2 26262306a36Sopenharmony_ci VF610_PAD_PTC17__ENET_RMII1_TXEN 0x30d2 26362306a36Sopenharmony_ci >; 26462306a36Sopenharmony_ci }; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci pinctrl_gpio_bl_on: gpio_bl_on { 26762306a36Sopenharmony_ci fsl,pins = < 26862306a36Sopenharmony_ci VF610_PAD_PTC0__GPIO_45 0x22ef 26962306a36Sopenharmony_ci >; 27062306a36Sopenharmony_ci }; 27162306a36Sopenharmony_ci 27262306a36Sopenharmony_ci pinctrl_i2c0: i2c0grp { 27362306a36Sopenharmony_ci fsl,pins = < 27462306a36Sopenharmony_ci VF610_PAD_PTB14__I2C0_SCL 0x37ff 27562306a36Sopenharmony_ci VF610_PAD_PTB15__I2C0_SDA 0x37ff 27662306a36Sopenharmony_ci >; 27762306a36Sopenharmony_ci }; 27862306a36Sopenharmony_ci 27962306a36Sopenharmony_ci pinctrl_i2c0_gpio: i2c0gpiogrp { 28062306a36Sopenharmony_ci fsl,pins = < 28162306a36Sopenharmony_ci VF610_PAD_PTB14__GPIO_36 0x37ff 28262306a36Sopenharmony_ci VF610_PAD_PTB15__GPIO_37 0x37ff 28362306a36Sopenharmony_ci >; 28462306a36Sopenharmony_ci }; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci pinctrl_nfc: nfcgrp { 28762306a36Sopenharmony_ci fsl,pins = < 28862306a36Sopenharmony_ci VF610_PAD_PTD23__NF_IO7 0x28df 28962306a36Sopenharmony_ci VF610_PAD_PTD22__NF_IO6 0x28df 29062306a36Sopenharmony_ci VF610_PAD_PTD21__NF_IO5 0x28df 29162306a36Sopenharmony_ci VF610_PAD_PTD20__NF_IO4 0x28df 29262306a36Sopenharmony_ci VF610_PAD_PTD19__NF_IO3 0x28df 29362306a36Sopenharmony_ci VF610_PAD_PTD18__NF_IO2 0x28df 29462306a36Sopenharmony_ci VF610_PAD_PTD17__NF_IO1 0x28df 29562306a36Sopenharmony_ci VF610_PAD_PTD16__NF_IO0 0x28df 29662306a36Sopenharmony_ci VF610_PAD_PTB24__NF_WE_B 0x28c2 29762306a36Sopenharmony_ci VF610_PAD_PTB25__NF_CE0_B 0x28c2 29862306a36Sopenharmony_ci VF610_PAD_PTB27__NF_RE_B 0x28c2 29962306a36Sopenharmony_ci VF610_PAD_PTC26__NF_RB_B 0x283d 30062306a36Sopenharmony_ci VF610_PAD_PTC27__NF_ALE 0x28c2 30162306a36Sopenharmony_ci VF610_PAD_PTC28__NF_CLE 0x28c2 30262306a36Sopenharmony_ci >; 30362306a36Sopenharmony_ci }; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci pinctrl_pwm0: pwm0grp { 30662306a36Sopenharmony_ci fsl,pins = < 30762306a36Sopenharmony_ci VF610_PAD_PTB0__FTM0_CH0 0x1182 30862306a36Sopenharmony_ci VF610_PAD_PTB1__FTM0_CH1 0x1182 30962306a36Sopenharmony_ci >; 31062306a36Sopenharmony_ci }; 31162306a36Sopenharmony_ci 31262306a36Sopenharmony_ci pinctrl_pwm1: pwm1grp { 31362306a36Sopenharmony_ci fsl,pins = < 31462306a36Sopenharmony_ci VF610_PAD_PTB8__FTM1_CH0 0x1182 31562306a36Sopenharmony_ci VF610_PAD_PTB9__FTM1_CH1 0x1182 31662306a36Sopenharmony_ci >; 31762306a36Sopenharmony_ci }; 31862306a36Sopenharmony_ci 31962306a36Sopenharmony_ci pinctrl_uart0: uart0grp { 32062306a36Sopenharmony_ci fsl,pins = < 32162306a36Sopenharmony_ci VF610_PAD_PTB10__UART0_TX 0x21a2 32262306a36Sopenharmony_ci VF610_PAD_PTB11__UART0_RX 0x21a1 32362306a36Sopenharmony_ci VF610_PAD_PTB12__UART0_RTS 0x21a2 32462306a36Sopenharmony_ci VF610_PAD_PTB13__UART0_CTS 0x21a1 32562306a36Sopenharmony_ci >; 32662306a36Sopenharmony_ci }; 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci pinctrl_uart1: uart1grp { 32962306a36Sopenharmony_ci fsl,pins = < 33062306a36Sopenharmony_ci VF610_PAD_PTB4__UART1_TX 0x21a2 33162306a36Sopenharmony_ci VF610_PAD_PTB5__UART1_RX 0x21a1 33262306a36Sopenharmony_ci >; 33362306a36Sopenharmony_ci }; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci pinctrl_uart2: uart2grp { 33662306a36Sopenharmony_ci fsl,pins = < 33762306a36Sopenharmony_ci VF610_PAD_PTD0__UART2_TX 0x21a2 33862306a36Sopenharmony_ci VF610_PAD_PTD1__UART2_RX 0x21a1 33962306a36Sopenharmony_ci VF610_PAD_PTD2__UART2_RTS 0x21a2 34062306a36Sopenharmony_ci VF610_PAD_PTD3__UART2_CTS 0x21a1 34162306a36Sopenharmony_ci >; 34262306a36Sopenharmony_ci }; 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci pinctrl_usbh1_reg: gpio_usb_vbus { 34562306a36Sopenharmony_ci fsl,pins = < 34662306a36Sopenharmony_ci VF610_PAD_PTD4__GPIO_83 0x22ed 34762306a36Sopenharmony_ci >; 34862306a36Sopenharmony_ci }; 34962306a36Sopenharmony_ci }; 35062306a36Sopenharmony_ci}; 351