162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2012 Marvell Technology Group Ltd. 462306a36Sopenharmony_ci * Author: Haojian Zhuang <haojian.zhuang@marvell.com> 562306a36Sopenharmony_ci */ 662306a36Sopenharmony_ci 762306a36Sopenharmony_ci#include <dt-bindings/clock/marvell,pxa910.h> 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci/ { 1062306a36Sopenharmony_ci #address-cells = <1>; 1162306a36Sopenharmony_ci #size-cells = <1>; 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci aliases { 1462306a36Sopenharmony_ci serial0 = &uart1; 1562306a36Sopenharmony_ci serial1 = &uart2; 1662306a36Sopenharmony_ci serial2 = &uart3; 1762306a36Sopenharmony_ci i2c0 = &twsi1; 1862306a36Sopenharmony_ci i2c1 = &twsi2; 1962306a36Sopenharmony_ci }; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci soc { 2262306a36Sopenharmony_ci #address-cells = <1>; 2362306a36Sopenharmony_ci #size-cells = <1>; 2462306a36Sopenharmony_ci compatible = "simple-bus"; 2562306a36Sopenharmony_ci interrupt-parent = <&intc>; 2662306a36Sopenharmony_ci ranges; 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci L2: l2-cache { 2962306a36Sopenharmony_ci compatible = "marvell,tauros2-cache"; 3062306a36Sopenharmony_ci marvell,tauros2-cache-features = <0x3>; 3162306a36Sopenharmony_ci }; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci axi@d4200000 { /* AXI */ 3462306a36Sopenharmony_ci compatible = "mrvl,axi-bus", "simple-bus"; 3562306a36Sopenharmony_ci #address-cells = <1>; 3662306a36Sopenharmony_ci #size-cells = <1>; 3762306a36Sopenharmony_ci reg = <0xd4200000 0x00200000>; 3862306a36Sopenharmony_ci ranges; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci intc: interrupt-controller@d4282000 { 4162306a36Sopenharmony_ci compatible = "mrvl,mmp-intc"; 4262306a36Sopenharmony_ci interrupt-controller; 4362306a36Sopenharmony_ci #interrupt-cells = <1>; 4462306a36Sopenharmony_ci reg = <0xd4282000 0x1000>; 4562306a36Sopenharmony_ci mrvl,intc-nr-irqs = <64>; 4662306a36Sopenharmony_ci }; 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci }; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci apb@d4000000 { /* APB */ 5162306a36Sopenharmony_ci compatible = "mrvl,apb-bus", "simple-bus"; 5262306a36Sopenharmony_ci #address-cells = <1>; 5362306a36Sopenharmony_ci #size-cells = <1>; 5462306a36Sopenharmony_ci reg = <0xd4000000 0x00200000>; 5562306a36Sopenharmony_ci ranges; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci timer0: timer@d4014000 { 5862306a36Sopenharmony_ci compatible = "mrvl,mmp-timer"; 5962306a36Sopenharmony_ci reg = <0xd4014000 0x100>; 6062306a36Sopenharmony_ci interrupts = <13>; 6162306a36Sopenharmony_ci }; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci timer1: timer@d4016000 { 6462306a36Sopenharmony_ci compatible = "mrvl,mmp-timer"; 6562306a36Sopenharmony_ci reg = <0xd4016000 0x100>; 6662306a36Sopenharmony_ci interrupts = <29>; 6762306a36Sopenharmony_ci status = "disabled"; 6862306a36Sopenharmony_ci }; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci uart1: serial@d4017000 { 7162306a36Sopenharmony_ci compatible = "mrvl,mmp-uart", "intel,xscale-uart"; 7262306a36Sopenharmony_ci reg = <0xd4017000 0x1000>; 7362306a36Sopenharmony_ci reg-shift = <2>; 7462306a36Sopenharmony_ci interrupts = <27>; 7562306a36Sopenharmony_ci clocks = <&soc_clocks PXA910_CLK_UART0>; 7662306a36Sopenharmony_ci resets = <&soc_clocks PXA910_CLK_UART0>; 7762306a36Sopenharmony_ci status = "disabled"; 7862306a36Sopenharmony_ci }; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci uart2: serial@d4018000 { 8162306a36Sopenharmony_ci compatible = "mrvl,mmp-uart", "intel,xscale-uart"; 8262306a36Sopenharmony_ci reg = <0xd4018000 0x1000>; 8362306a36Sopenharmony_ci reg-shift = <2>; 8462306a36Sopenharmony_ci interrupts = <28>; 8562306a36Sopenharmony_ci clocks = <&soc_clocks PXA910_CLK_UART1>; 8662306a36Sopenharmony_ci resets = <&soc_clocks PXA910_CLK_UART1>; 8762306a36Sopenharmony_ci status = "disabled"; 8862306a36Sopenharmony_ci }; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci uart3: serial@d4036000 { 9162306a36Sopenharmony_ci compatible = "mrvl,mmp-uart", "intel,xscale-uart"; 9262306a36Sopenharmony_ci reg = <0xd4036000 0x1000>; 9362306a36Sopenharmony_ci reg-shift = <2>; 9462306a36Sopenharmony_ci interrupts = <59>; 9562306a36Sopenharmony_ci clocks = <&soc_clocks PXA910_CLK_UART2>; 9662306a36Sopenharmony_ci resets = <&soc_clocks PXA910_CLK_UART2>; 9762306a36Sopenharmony_ci status = "disabled"; 9862306a36Sopenharmony_ci }; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci gpio@d4019000 { 10162306a36Sopenharmony_ci compatible = "marvell,mmp-gpio"; 10262306a36Sopenharmony_ci #address-cells = <1>; 10362306a36Sopenharmony_ci #size-cells = <1>; 10462306a36Sopenharmony_ci reg = <0xd4019000 0x1000>; 10562306a36Sopenharmony_ci gpio-controller; 10662306a36Sopenharmony_ci #gpio-cells = <2>; 10762306a36Sopenharmony_ci interrupts = <49>; 10862306a36Sopenharmony_ci interrupt-names = "gpio_mux"; 10962306a36Sopenharmony_ci clocks = <&soc_clocks PXA910_CLK_GPIO>; 11062306a36Sopenharmony_ci resets = <&soc_clocks PXA910_CLK_GPIO>; 11162306a36Sopenharmony_ci interrupt-controller; 11262306a36Sopenharmony_ci #interrupt-cells = <2>; 11362306a36Sopenharmony_ci ranges; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci gcb0: gpio@d4019000 { 11662306a36Sopenharmony_ci reg = <0xd4019000 0x4>; 11762306a36Sopenharmony_ci }; 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci gcb1: gpio@d4019004 { 12062306a36Sopenharmony_ci reg = <0xd4019004 0x4>; 12162306a36Sopenharmony_ci }; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci gcb2: gpio@d4019008 { 12462306a36Sopenharmony_ci reg = <0xd4019008 0x4>; 12562306a36Sopenharmony_ci }; 12662306a36Sopenharmony_ci 12762306a36Sopenharmony_ci gcb3: gpio@d4019100 { 12862306a36Sopenharmony_ci reg = <0xd4019100 0x4>; 12962306a36Sopenharmony_ci }; 13062306a36Sopenharmony_ci }; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci twsi1: i2c@d4011000 { 13362306a36Sopenharmony_ci compatible = "mrvl,mmp-twsi"; 13462306a36Sopenharmony_ci #address-cells = <1>; 13562306a36Sopenharmony_ci #size-cells = <0>; 13662306a36Sopenharmony_ci reg = <0xd4011000 0x1000>; 13762306a36Sopenharmony_ci interrupts = <7>; 13862306a36Sopenharmony_ci clocks = <&soc_clocks PXA910_CLK_TWSI0>; 13962306a36Sopenharmony_ci resets = <&soc_clocks PXA910_CLK_TWSI0>; 14062306a36Sopenharmony_ci mrvl,i2c-fast-mode; 14162306a36Sopenharmony_ci status = "disabled"; 14262306a36Sopenharmony_ci }; 14362306a36Sopenharmony_ci 14462306a36Sopenharmony_ci twsi2: i2c@d4037000 { 14562306a36Sopenharmony_ci compatible = "mrvl,mmp-twsi"; 14662306a36Sopenharmony_ci #address-cells = <1>; 14762306a36Sopenharmony_ci #size-cells = <0>; 14862306a36Sopenharmony_ci reg = <0xd4037000 0x1000>; 14962306a36Sopenharmony_ci interrupts = <54>; 15062306a36Sopenharmony_ci clocks = <&soc_clocks PXA910_CLK_TWSI1>; 15162306a36Sopenharmony_ci resets = <&soc_clocks PXA910_CLK_TWSI1>; 15262306a36Sopenharmony_ci status = "disabled"; 15362306a36Sopenharmony_ci }; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci rtc: rtc@d4010000 { 15662306a36Sopenharmony_ci compatible = "mrvl,mmp-rtc"; 15762306a36Sopenharmony_ci reg = <0xd4010000 0x1000>; 15862306a36Sopenharmony_ci interrupts = <5>, <6>; 15962306a36Sopenharmony_ci interrupt-names = "rtc 1Hz", "rtc alarm"; 16062306a36Sopenharmony_ci clocks = <&soc_clocks PXA910_CLK_RTC>; 16162306a36Sopenharmony_ci resets = <&soc_clocks PXA910_CLK_RTC>; 16262306a36Sopenharmony_ci status = "disabled"; 16362306a36Sopenharmony_ci }; 16462306a36Sopenharmony_ci }; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci soc_clocks: clocks { 16762306a36Sopenharmony_ci compatible = "marvell,pxa910-clock"; 16862306a36Sopenharmony_ci reg = <0xd4050000 0x1000>, 16962306a36Sopenharmony_ci <0xd4282800 0x400>, 17062306a36Sopenharmony_ci <0xd4015000 0x1000>, 17162306a36Sopenharmony_ci <0xd403b000 0x1000>; 17262306a36Sopenharmony_ci reg-names = "mpmu", "apmu", "apbc", "apbcp"; 17362306a36Sopenharmony_ci #clock-cells = <1>; 17462306a36Sopenharmony_ci #reset-cells = <1>; 17562306a36Sopenharmony_ci }; 17662306a36Sopenharmony_ci }; 17762306a36Sopenharmony_ci}; 178