162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Device Tree Include file for Marvell Armada 39x family of SoCs. 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2015 Marvell 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci 1062306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 1162306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/irq.h> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ci#define MBUS_ID(target,attributes) (((target) << 24) | ((attributes) << 16)) 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci/ { 1662306a36Sopenharmony_ci #address-cells = <1>; 1762306a36Sopenharmony_ci #size-cells = <1>; 1862306a36Sopenharmony_ci model = "Marvell Armada 39x family SoC"; 1962306a36Sopenharmony_ci compatible = "marvell,armada390"; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci aliases { 2262306a36Sopenharmony_ci gpio0 = &gpio0; 2362306a36Sopenharmony_ci gpio1 = &gpio1; 2462306a36Sopenharmony_ci serial0 = &uart0; 2562306a36Sopenharmony_ci serial1 = &uart1; 2662306a36Sopenharmony_ci serial2 = &uart2; 2762306a36Sopenharmony_ci serial3 = &uart3; 2862306a36Sopenharmony_ci }; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci cpus { 3162306a36Sopenharmony_ci #address-cells = <1>; 3262306a36Sopenharmony_ci #size-cells = <0>; 3362306a36Sopenharmony_ci enable-method = "marvell,armada-390-smp"; 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci cpu@0 { 3662306a36Sopenharmony_ci device_type = "cpu"; 3762306a36Sopenharmony_ci compatible = "arm,cortex-a9"; 3862306a36Sopenharmony_ci reg = <0>; 3962306a36Sopenharmony_ci }; 4062306a36Sopenharmony_ci cpu@1 { 4162306a36Sopenharmony_ci device_type = "cpu"; 4262306a36Sopenharmony_ci compatible = "arm,cortex-a9"; 4362306a36Sopenharmony_ci reg = <1>; 4462306a36Sopenharmony_ci }; 4562306a36Sopenharmony_ci }; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci pmu { 4862306a36Sopenharmony_ci compatible = "arm,cortex-a9-pmu"; 4962306a36Sopenharmony_ci interrupts-extended = <&mpic 3>; 5062306a36Sopenharmony_ci }; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci soc { 5362306a36Sopenharmony_ci compatible = "marvell,armada390-mbus", "marvell,armadaxp-mbus", 5462306a36Sopenharmony_ci "simple-bus"; 5562306a36Sopenharmony_ci #address-cells = <2>; 5662306a36Sopenharmony_ci #size-cells = <1>; 5762306a36Sopenharmony_ci controller = <&mbusc>; 5862306a36Sopenharmony_ci interrupt-parent = <&gic>; 5962306a36Sopenharmony_ci pcie-mem-aperture = <0xe0000000 0x8000000>; 6062306a36Sopenharmony_ci pcie-io-aperture = <0xe8000000 0x100000>; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci bootrom { 6362306a36Sopenharmony_ci compatible = "marvell,bootrom"; 6462306a36Sopenharmony_ci reg = <MBUS_ID(0x01, 0x1d) 0 0x200000>; 6562306a36Sopenharmony_ci }; 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci internal-regs { 6862306a36Sopenharmony_ci compatible = "simple-bus"; 6962306a36Sopenharmony_ci #address-cells = <1>; 7062306a36Sopenharmony_ci #size-cells = <1>; 7162306a36Sopenharmony_ci ranges = <0 MBUS_ID(0xf0, 0x01) 0 0x100000>; 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci L2: cache-controller@8000 { 7462306a36Sopenharmony_ci compatible = "arm,pl310-cache"; 7562306a36Sopenharmony_ci reg = <0x8000 0x1000>; 7662306a36Sopenharmony_ci cache-unified; 7762306a36Sopenharmony_ci cache-level = <2>; 7862306a36Sopenharmony_ci arm,double-linefill-incr = <0>; 7962306a36Sopenharmony_ci arm,double-linefill-wrap = <0>; 8062306a36Sopenharmony_ci arm,double-linefill = <0>; 8162306a36Sopenharmony_ci prefetch-data = <1>; 8262306a36Sopenharmony_ci }; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci scu@c000 { 8562306a36Sopenharmony_ci compatible = "arm,cortex-a9-scu"; 8662306a36Sopenharmony_ci reg = <0xc000 0x100>; 8762306a36Sopenharmony_ci }; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci timer@c600 { 9062306a36Sopenharmony_ci compatible = "arm,cortex-a9-twd-timer"; 9162306a36Sopenharmony_ci reg = <0xc600 0x20>; 9262306a36Sopenharmony_ci interrupts = <GIC_PPI 13 (IRQ_TYPE_EDGE_RISING | GIC_CPU_MASK_SIMPLE(2))>; 9362306a36Sopenharmony_ci clocks = <&coreclk 2>; 9462306a36Sopenharmony_ci }; 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci gic: interrupt-controller@d000 { 9762306a36Sopenharmony_ci compatible = "arm,cortex-a9-gic"; 9862306a36Sopenharmony_ci #interrupt-cells = <3>; 9962306a36Sopenharmony_ci #size-cells = <0>; 10062306a36Sopenharmony_ci interrupt-controller; 10162306a36Sopenharmony_ci reg = <0xd000 0x1000>, 10262306a36Sopenharmony_ci <0xc100 0x100>; 10362306a36Sopenharmony_ci }; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci i2c0: i2c@11000 { 10662306a36Sopenharmony_ci compatible = "marvell,mv64xxx-i2c"; 10762306a36Sopenharmony_ci reg = <0x11000 0x20>; 10862306a36Sopenharmony_ci #address-cells = <1>; 10962306a36Sopenharmony_ci #size-cells = <0>; 11062306a36Sopenharmony_ci interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 11162306a36Sopenharmony_ci clocks = <&coreclk 0>; 11262306a36Sopenharmony_ci status = "disabled"; 11362306a36Sopenharmony_ci }; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci i2c1: i2c@11100 { 11662306a36Sopenharmony_ci compatible = "marvell,mv64xxx-i2c"; 11762306a36Sopenharmony_ci reg = <0x11100 0x20>; 11862306a36Sopenharmony_ci #address-cells = <1>; 11962306a36Sopenharmony_ci #size-cells = <0>; 12062306a36Sopenharmony_ci interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 12162306a36Sopenharmony_ci clocks = <&coreclk 0>; 12262306a36Sopenharmony_ci status = "disabled"; 12362306a36Sopenharmony_ci }; 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci i2c2: i2c@11200 { 12662306a36Sopenharmony_ci compatible = "marvell,mv64xxx-i2c"; 12762306a36Sopenharmony_ci reg = <0x11200 0x20>; 12862306a36Sopenharmony_ci #address-cells = <1>; 12962306a36Sopenharmony_ci #size-cells = <0>; 13062306a36Sopenharmony_ci interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 13162306a36Sopenharmony_ci clocks = <&coreclk 0>; 13262306a36Sopenharmony_ci status = "disabled"; 13362306a36Sopenharmony_ci }; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci i2c3: i2c@11300 { 13662306a36Sopenharmony_ci compatible = "marvell,mv64xxx-i2c"; 13762306a36Sopenharmony_ci reg = <0x11300 0x20>; 13862306a36Sopenharmony_ci #address-cells = <1>; 13962306a36Sopenharmony_ci #size-cells = <0>; 14062306a36Sopenharmony_ci interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 14162306a36Sopenharmony_ci clocks = <&coreclk 0>; 14262306a36Sopenharmony_ci status = "disabled"; 14362306a36Sopenharmony_ci }; 14462306a36Sopenharmony_ci 14562306a36Sopenharmony_ci uart0: serial@12000 { 14662306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 14762306a36Sopenharmony_ci reg = <0x12000 0x100>; 14862306a36Sopenharmony_ci reg-shift = <2>; 14962306a36Sopenharmony_ci interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 15062306a36Sopenharmony_ci reg-io-width = <1>; 15162306a36Sopenharmony_ci clocks = <&coreclk 0>; 15262306a36Sopenharmony_ci status = "disabled"; 15362306a36Sopenharmony_ci }; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci uart1: serial@12100 { 15662306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 15762306a36Sopenharmony_ci reg = <0x12100 0x100>; 15862306a36Sopenharmony_ci reg-shift = <2>; 15962306a36Sopenharmony_ci interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 16062306a36Sopenharmony_ci reg-io-width = <1>; 16162306a36Sopenharmony_ci clocks = <&coreclk 0>; 16262306a36Sopenharmony_ci status = "disabled"; 16362306a36Sopenharmony_ci }; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci uart2: serial@12200 { 16662306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 16762306a36Sopenharmony_ci reg = <0x12200 0x100>; 16862306a36Sopenharmony_ci reg-shift = <2>; 16962306a36Sopenharmony_ci interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 17062306a36Sopenharmony_ci reg-io-width = <1>; 17162306a36Sopenharmony_ci clocks = <&coreclk 0>; 17262306a36Sopenharmony_ci status = "disabled"; 17362306a36Sopenharmony_ci }; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci uart3: serial@12300 { 17662306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 17762306a36Sopenharmony_ci reg = <0x12300 0x100>; 17862306a36Sopenharmony_ci reg-shift = <2>; 17962306a36Sopenharmony_ci interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 18062306a36Sopenharmony_ci reg-io-width = <1>; 18162306a36Sopenharmony_ci clocks = <&coreclk 0>; 18262306a36Sopenharmony_ci status = "disabled"; 18362306a36Sopenharmony_ci }; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci pinctrl@18000 { 18662306a36Sopenharmony_ci i2c0_pins: i2c0-pins { 18762306a36Sopenharmony_ci marvell,pins = "mpp2", "mpp3"; 18862306a36Sopenharmony_ci marvell,function = "i2c0"; 18962306a36Sopenharmony_ci }; 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci uart0_pins: uart0-pins { 19262306a36Sopenharmony_ci marvell,pins = "mpp0", "mpp1"; 19362306a36Sopenharmony_ci marvell,function = "ua0"; 19462306a36Sopenharmony_ci }; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci uart1_pins: uart1-pins { 19762306a36Sopenharmony_ci marvell,pins = "mpp19", "mpp20"; 19862306a36Sopenharmony_ci marvell,function = "ua1"; 19962306a36Sopenharmony_ci }; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci spi1_pins: spi1-pins { 20262306a36Sopenharmony_ci marvell,pins = "mpp56", "mpp57", "mpp58", "mpp59"; 20362306a36Sopenharmony_ci marvell,function = "spi1"; 20462306a36Sopenharmony_ci }; 20562306a36Sopenharmony_ci 20662306a36Sopenharmony_ci nand_pins: nand-pins { 20762306a36Sopenharmony_ci marvell,pins = "mpp22", "mpp34", "mpp23", "mpp33", 20862306a36Sopenharmony_ci "mpp38", "mpp28", "mpp40", "mpp42", 20962306a36Sopenharmony_ci "mpp35", "mpp36", "mpp25", "mpp30", 21062306a36Sopenharmony_ci "mpp32"; 21162306a36Sopenharmony_ci marvell,function = "dev"; 21262306a36Sopenharmony_ci }; 21362306a36Sopenharmony_ci }; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci gpio0: gpio@18100 { 21662306a36Sopenharmony_ci compatible = "marvell,orion-gpio"; 21762306a36Sopenharmony_ci reg = <0x18100 0x40>; 21862306a36Sopenharmony_ci ngpios = <32>; 21962306a36Sopenharmony_ci gpio-controller; 22062306a36Sopenharmony_ci #gpio-cells = <2>; 22162306a36Sopenharmony_ci interrupt-controller; 22262306a36Sopenharmony_ci #interrupt-cells = <2>; 22362306a36Sopenharmony_ci interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 22462306a36Sopenharmony_ci <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 22562306a36Sopenharmony_ci <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 22662306a36Sopenharmony_ci <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 22762306a36Sopenharmony_ci }; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci gpio1: gpio@18140 { 23062306a36Sopenharmony_ci compatible = "marvell,orion-gpio"; 23162306a36Sopenharmony_ci reg = <0x18140 0x40>; 23262306a36Sopenharmony_ci ngpios = <28>; 23362306a36Sopenharmony_ci gpio-controller; 23462306a36Sopenharmony_ci #gpio-cells = <2>; 23562306a36Sopenharmony_ci interrupt-controller; 23662306a36Sopenharmony_ci #interrupt-cells = <2>; 23762306a36Sopenharmony_ci interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 23862306a36Sopenharmony_ci <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 23962306a36Sopenharmony_ci <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 24062306a36Sopenharmony_ci <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 24162306a36Sopenharmony_ci }; 24262306a36Sopenharmony_ci 24362306a36Sopenharmony_ci system-controller@18200 { 24462306a36Sopenharmony_ci compatible = "marvell,armada-390-system-controller", 24562306a36Sopenharmony_ci "marvell,armada-370-xp-system-controller"; 24662306a36Sopenharmony_ci reg = <0x18200 0x100>; 24762306a36Sopenharmony_ci }; 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci gateclk: clock-gating-control@18220 { 25062306a36Sopenharmony_ci compatible = "marvell,armada-390-gating-clock"; 25162306a36Sopenharmony_ci reg = <0x18220 0x4>; 25262306a36Sopenharmony_ci clocks = <&coreclk 0>; 25362306a36Sopenharmony_ci #clock-cells = <1>; 25462306a36Sopenharmony_ci }; 25562306a36Sopenharmony_ci 25662306a36Sopenharmony_ci coreclk: mvebu-sar@18600 { 25762306a36Sopenharmony_ci compatible = "marvell,armada-390-core-clock"; 25862306a36Sopenharmony_ci reg = <0x18600 0x04>; 25962306a36Sopenharmony_ci #clock-cells = <1>; 26062306a36Sopenharmony_ci }; 26162306a36Sopenharmony_ci 26262306a36Sopenharmony_ci mbusc: mbus-controller@20000 { 26362306a36Sopenharmony_ci compatible = "marvell,mbus-controller"; 26462306a36Sopenharmony_ci reg = <0x20000 0x100>, <0x20180 0x20>, <0x20250 0x8>; 26562306a36Sopenharmony_ci }; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci mpic: interrupt-controller@20a00 { 26862306a36Sopenharmony_ci compatible = "marvell,mpic"; 26962306a36Sopenharmony_ci reg = <0x20a00 0x2d0>, <0x21070 0x58>; 27062306a36Sopenharmony_ci #interrupt-cells = <1>; 27162306a36Sopenharmony_ci #size-cells = <1>; 27262306a36Sopenharmony_ci interrupt-controller; 27362306a36Sopenharmony_ci msi-controller; 27462306a36Sopenharmony_ci interrupts = <GIC_PPI 15 IRQ_TYPE_LEVEL_HIGH>; 27562306a36Sopenharmony_ci }; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci timer@20300 { 27862306a36Sopenharmony_ci compatible = "marvell,armada-380-timer", 27962306a36Sopenharmony_ci "marvell,armada-xp-timer"; 28062306a36Sopenharmony_ci reg = <0x20300 0x30>, <0x21040 0x30>; 28162306a36Sopenharmony_ci interrupts-extended = <&gic GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 28262306a36Sopenharmony_ci <&gic GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, 28362306a36Sopenharmony_ci <&gic GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>, 28462306a36Sopenharmony_ci <&gic GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>, 28562306a36Sopenharmony_ci <&mpic 5>, 28662306a36Sopenharmony_ci <&mpic 6>; 28762306a36Sopenharmony_ci clocks = <&coreclk 2>, <&coreclk 5>; 28862306a36Sopenharmony_ci clock-names = "nbclk", "fixed"; 28962306a36Sopenharmony_ci }; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci watchdog@20300 { 29262306a36Sopenharmony_ci compatible = "marvell,armada-380-wdt"; 29362306a36Sopenharmony_ci reg = <0x20300 0x34>, <0x20704 0x4>, 29462306a36Sopenharmony_ci <0x18260 0x4>; 29562306a36Sopenharmony_ci clocks = <&coreclk 2>, <&refclk>; 29662306a36Sopenharmony_ci clock-names = "nbclk", "fixed"; 29762306a36Sopenharmony_ci }; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci cpurst@20800 { 30062306a36Sopenharmony_ci compatible = "marvell,armada-370-cpu-reset"; 30162306a36Sopenharmony_ci reg = <0x20800 0x10>; 30262306a36Sopenharmony_ci }; 30362306a36Sopenharmony_ci 30462306a36Sopenharmony_ci mpcore-soc-ctrl@20d20 { 30562306a36Sopenharmony_ci compatible = "marvell,armada-380-mpcore-soc-ctrl"; 30662306a36Sopenharmony_ci reg = <0x20d20 0x6c>; 30762306a36Sopenharmony_ci }; 30862306a36Sopenharmony_ci 30962306a36Sopenharmony_ci coherency-fabric@21010 { 31062306a36Sopenharmony_ci compatible = "marvell,armada-380-coherency-fabric"; 31162306a36Sopenharmony_ci reg = <0x21010 0x1c>; 31262306a36Sopenharmony_ci }; 31362306a36Sopenharmony_ci 31462306a36Sopenharmony_ci pmsu@22000 { 31562306a36Sopenharmony_ci compatible = "marvell,armada-390-pmsu", 31662306a36Sopenharmony_ci "marvell,armada-380-pmsu"; 31762306a36Sopenharmony_ci reg = <0x22000 0x1000>; 31862306a36Sopenharmony_ci }; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci xor@60800 { 32162306a36Sopenharmony_ci compatible = "marvell,armada-380-xor", "marvell,orion-xor"; 32262306a36Sopenharmony_ci reg = <0x60800 0x100 32362306a36Sopenharmony_ci 0x60a00 0x100>; 32462306a36Sopenharmony_ci clocks = <&gateclk 22>; 32562306a36Sopenharmony_ci status = "okay"; 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci xor00 { 32862306a36Sopenharmony_ci interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 32962306a36Sopenharmony_ci dmacap,memcpy; 33062306a36Sopenharmony_ci dmacap,xor; 33162306a36Sopenharmony_ci }; 33262306a36Sopenharmony_ci xor01 { 33362306a36Sopenharmony_ci interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 33462306a36Sopenharmony_ci dmacap,memcpy; 33562306a36Sopenharmony_ci dmacap,xor; 33662306a36Sopenharmony_ci dmacap,memset; 33762306a36Sopenharmony_ci }; 33862306a36Sopenharmony_ci }; 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci xor@60900 { 34162306a36Sopenharmony_ci compatible = "marvell,armada-380-xor", "marvell,orion-xor"; 34262306a36Sopenharmony_ci reg = <0x60900 0x100 34362306a36Sopenharmony_ci 0x60b00 0x100>; 34462306a36Sopenharmony_ci clocks = <&gateclk 28>; 34562306a36Sopenharmony_ci status = "okay"; 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci xor10 { 34862306a36Sopenharmony_ci interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 34962306a36Sopenharmony_ci dmacap,memcpy; 35062306a36Sopenharmony_ci dmacap,xor; 35162306a36Sopenharmony_ci }; 35262306a36Sopenharmony_ci xor11 { 35362306a36Sopenharmony_ci interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; 35462306a36Sopenharmony_ci dmacap,memcpy; 35562306a36Sopenharmony_ci dmacap,xor; 35662306a36Sopenharmony_ci dmacap,memset; 35762306a36Sopenharmony_ci }; 35862306a36Sopenharmony_ci }; 35962306a36Sopenharmony_ci 36062306a36Sopenharmony_ci rtc@a3800 { 36162306a36Sopenharmony_ci compatible = "marvell,armada-380-rtc"; 36262306a36Sopenharmony_ci reg = <0xa3800 0x20>, <0x184a0 0x0c>; 36362306a36Sopenharmony_ci reg-names = "rtc", "rtc-soc"; 36462306a36Sopenharmony_ci interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 36562306a36Sopenharmony_ci }; 36662306a36Sopenharmony_ci 36762306a36Sopenharmony_ci nand_controller: nand-controller@d0000 { 36862306a36Sopenharmony_ci compatible = "marvell,armada370-nand-controller"; 36962306a36Sopenharmony_ci reg = <0xd0000 0x54>; 37062306a36Sopenharmony_ci #address-cells = <1>; 37162306a36Sopenharmony_ci #size-cells = <0>; 37262306a36Sopenharmony_ci interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 37362306a36Sopenharmony_ci clocks = <&coredivclk 0>; 37462306a36Sopenharmony_ci status = "disabled"; 37562306a36Sopenharmony_ci }; 37662306a36Sopenharmony_ci 37762306a36Sopenharmony_ci sdhci@d8000 { 37862306a36Sopenharmony_ci compatible = "marvell,armada-380-sdhci"; 37962306a36Sopenharmony_ci reg-names = "sdhci", "mbus", "conf-sdio3"; 38062306a36Sopenharmony_ci reg = <0xd8000 0x1000>, 38162306a36Sopenharmony_ci <0xdc000 0x100>, 38262306a36Sopenharmony_ci <0x18454 0x4>; 38362306a36Sopenharmony_ci interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 38462306a36Sopenharmony_ci clocks = <&gateclk 17>; 38562306a36Sopenharmony_ci mrvl,clk-delay-cycles = <0x1F>; 38662306a36Sopenharmony_ci status = "disabled"; 38762306a36Sopenharmony_ci }; 38862306a36Sopenharmony_ci 38962306a36Sopenharmony_ci coredivclk: clock@e4250 { 39062306a36Sopenharmony_ci compatible = "marvell,armada-390-corediv-clock", 39162306a36Sopenharmony_ci "marvell,armada-380-corediv-clock"; 39262306a36Sopenharmony_ci reg = <0xe4250 0xc>; 39362306a36Sopenharmony_ci #clock-cells = <1>; 39462306a36Sopenharmony_ci clocks = <&mainpll>; 39562306a36Sopenharmony_ci clock-output-names = "nand"; 39662306a36Sopenharmony_ci }; 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci thermal@e8078 { 39962306a36Sopenharmony_ci compatible = "marvell,armada380-thermal"; 40062306a36Sopenharmony_ci reg = <0xe4078 0x4>, <0xe4074 0x4>; 40162306a36Sopenharmony_ci status = "okay"; 40262306a36Sopenharmony_ci }; 40362306a36Sopenharmony_ci }; 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci pcie { 40662306a36Sopenharmony_ci compatible = "marvell,armada-370-pcie"; 40762306a36Sopenharmony_ci status = "disabled"; 40862306a36Sopenharmony_ci device_type = "pci"; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci #address-cells = <3>; 41162306a36Sopenharmony_ci #size-cells = <2>; 41262306a36Sopenharmony_ci 41362306a36Sopenharmony_ci msi-parent = <&mpic>; 41462306a36Sopenharmony_ci bus-range = <0x00 0xff>; 41562306a36Sopenharmony_ci 41662306a36Sopenharmony_ci ranges = 41762306a36Sopenharmony_ci <0x82000000 0 0x80000 MBUS_ID(0xf0, 0x01) 0x80000 0 0x00002000 41862306a36Sopenharmony_ci 0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000 41962306a36Sopenharmony_ci 0x82000000 0 0x44000 MBUS_ID(0xf0, 0x01) 0x44000 0 0x00002000 42062306a36Sopenharmony_ci 0x82000000 0 0x48000 MBUS_ID(0xf0, 0x01) 0x48000 0 0x00002000 42162306a36Sopenharmony_ci 0x82000000 0x1 0 MBUS_ID(0x08, 0xe8) 0 1 0 /* Port 0 MEM */ 42262306a36Sopenharmony_ci 0x81000000 0x1 0 MBUS_ID(0x08, 0xe0) 0 1 0 /* Port 0 IO */ 42362306a36Sopenharmony_ci 0x82000000 0x2 0 MBUS_ID(0x04, 0xe8) 0 1 0 /* Port 1 MEM */ 42462306a36Sopenharmony_ci 0x81000000 0x2 0 MBUS_ID(0x04, 0xe0) 0 1 0 /* Port 1 IO */ 42562306a36Sopenharmony_ci 0x82000000 0x3 0 MBUS_ID(0x04, 0xd8) 0 1 0 /* Port 2 MEM */ 42662306a36Sopenharmony_ci 0x81000000 0x3 0 MBUS_ID(0x04, 0xd0) 0 1 0 /* Port 2 IO */ 42762306a36Sopenharmony_ci 0x82000000 0x4 0 MBUS_ID(0x04, 0xb8) 0 1 0 /* Port 3 MEM */ 42862306a36Sopenharmony_ci 0x81000000 0x4 0 MBUS_ID(0x04, 0xb0) 0 1 0 /* Port 3 IO */>; 42962306a36Sopenharmony_ci 43062306a36Sopenharmony_ci /* 43162306a36Sopenharmony_ci * This port can be either x4 or x1. When 43262306a36Sopenharmony_ci * configured in x4 by the bootloader, then 43362306a36Sopenharmony_ci * pcie@4,0 is not available. 43462306a36Sopenharmony_ci */ 43562306a36Sopenharmony_ci pcie@1,0 { 43662306a36Sopenharmony_ci device_type = "pci"; 43762306a36Sopenharmony_ci assigned-addresses = <0x82000800 0 0x80000 0 0x2000>; 43862306a36Sopenharmony_ci reg = <0x0800 0 0 0 0>; 43962306a36Sopenharmony_ci #address-cells = <3>; 44062306a36Sopenharmony_ci #size-cells = <2>; 44162306a36Sopenharmony_ci interrupt-names = "intx"; 44262306a36Sopenharmony_ci interrupts-extended = <&gic GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 44362306a36Sopenharmony_ci #interrupt-cells = <1>; 44462306a36Sopenharmony_ci ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0 44562306a36Sopenharmony_ci 0x81000000 0 0 0x81000000 0x1 0 1 0>; 44662306a36Sopenharmony_ci bus-range = <0x00 0xff>; 44762306a36Sopenharmony_ci interrupt-map-mask = <0 0 0 7>; 44862306a36Sopenharmony_ci interrupt-map = <0 0 0 1 &pcie1_intc 0>, 44962306a36Sopenharmony_ci <0 0 0 2 &pcie1_intc 1>, 45062306a36Sopenharmony_ci <0 0 0 3 &pcie1_intc 2>, 45162306a36Sopenharmony_ci <0 0 0 4 &pcie1_intc 3>; 45262306a36Sopenharmony_ci marvell,pcie-port = <0>; 45362306a36Sopenharmony_ci marvell,pcie-lane = <0>; 45462306a36Sopenharmony_ci clocks = <&gateclk 8>; 45562306a36Sopenharmony_ci status = "disabled"; 45662306a36Sopenharmony_ci 45762306a36Sopenharmony_ci pcie1_intc: interrupt-controller { 45862306a36Sopenharmony_ci interrupt-controller; 45962306a36Sopenharmony_ci #interrupt-cells = <1>; 46062306a36Sopenharmony_ci }; 46162306a36Sopenharmony_ci }; 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci /* x1 port */ 46462306a36Sopenharmony_ci pcie@2,0 { 46562306a36Sopenharmony_ci device_type = "pci"; 46662306a36Sopenharmony_ci assigned-addresses = <0x82001000 0 0x40000 0 0x2000>; 46762306a36Sopenharmony_ci reg = <0x1000 0 0 0 0>; 46862306a36Sopenharmony_ci #address-cells = <3>; 46962306a36Sopenharmony_ci #size-cells = <2>; 47062306a36Sopenharmony_ci interrupt-names = "intx"; 47162306a36Sopenharmony_ci interrupts-extended = <&gic GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 47262306a36Sopenharmony_ci #interrupt-cells = <1>; 47362306a36Sopenharmony_ci ranges = <0x82000000 0 0 0x82000000 0x2 0 1 0 47462306a36Sopenharmony_ci 0x81000000 0 0 0x81000000 0x2 0 1 0>; 47562306a36Sopenharmony_ci bus-range = <0x00 0xff>; 47662306a36Sopenharmony_ci interrupt-map-mask = <0 0 0 7>; 47762306a36Sopenharmony_ci interrupt-map = <0 0 0 1 &pcie2_intc 0>, 47862306a36Sopenharmony_ci <0 0 0 2 &pcie2_intc 1>, 47962306a36Sopenharmony_ci <0 0 0 3 &pcie2_intc 2>, 48062306a36Sopenharmony_ci <0 0 0 4 &pcie2_intc 3>; 48162306a36Sopenharmony_ci marvell,pcie-port = <1>; 48262306a36Sopenharmony_ci marvell,pcie-lane = <0>; 48362306a36Sopenharmony_ci clocks = <&gateclk 5>; 48462306a36Sopenharmony_ci status = "disabled"; 48562306a36Sopenharmony_ci 48662306a36Sopenharmony_ci pcie2_intc: interrupt-controller { 48762306a36Sopenharmony_ci interrupt-controller; 48862306a36Sopenharmony_ci #interrupt-cells = <1>; 48962306a36Sopenharmony_ci }; 49062306a36Sopenharmony_ci }; 49162306a36Sopenharmony_ci 49262306a36Sopenharmony_ci /* x1 port */ 49362306a36Sopenharmony_ci pcie@3,0 { 49462306a36Sopenharmony_ci device_type = "pci"; 49562306a36Sopenharmony_ci assigned-addresses = <0x82001800 0 0x44000 0 0x2000>; 49662306a36Sopenharmony_ci reg = <0x1800 0 0 0 0>; 49762306a36Sopenharmony_ci #address-cells = <3>; 49862306a36Sopenharmony_ci #size-cells = <2>; 49962306a36Sopenharmony_ci interrupt-names = "intx"; 50062306a36Sopenharmony_ci interrupts-extended = <&gic GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 50162306a36Sopenharmony_ci #interrupt-cells = <1>; 50262306a36Sopenharmony_ci ranges = <0x82000000 0 0 0x82000000 0x3 0 1 0 50362306a36Sopenharmony_ci 0x81000000 0 0 0x81000000 0x3 0 1 0>; 50462306a36Sopenharmony_ci bus-range = <0x00 0xff>; 50562306a36Sopenharmony_ci interrupt-map-mask = <0 0 0 7>; 50662306a36Sopenharmony_ci interrupt-map = <0 0 0 1 &pcie3_intc 0>, 50762306a36Sopenharmony_ci <0 0 0 2 &pcie3_intc 1>, 50862306a36Sopenharmony_ci <0 0 0 3 &pcie3_intc 2>, 50962306a36Sopenharmony_ci <0 0 0 4 &pcie3_intc 3>; 51062306a36Sopenharmony_ci marvell,pcie-port = <2>; 51162306a36Sopenharmony_ci marvell,pcie-lane = <0>; 51262306a36Sopenharmony_ci clocks = <&gateclk 6>; 51362306a36Sopenharmony_ci status = "disabled"; 51462306a36Sopenharmony_ci 51562306a36Sopenharmony_ci pcie3_intc: interrupt-controller { 51662306a36Sopenharmony_ci interrupt-controller; 51762306a36Sopenharmony_ci #interrupt-cells = <1>; 51862306a36Sopenharmony_ci }; 51962306a36Sopenharmony_ci }; 52062306a36Sopenharmony_ci 52162306a36Sopenharmony_ci /* 52262306a36Sopenharmony_ci * x1 port only available when pcie@1,0 is 52362306a36Sopenharmony_ci * configured as a x1 port 52462306a36Sopenharmony_ci */ 52562306a36Sopenharmony_ci pcie@4,0 { 52662306a36Sopenharmony_ci device_type = "pci"; 52762306a36Sopenharmony_ci assigned-addresses = <0x82002000 0 0x48000 0 0x2000>; 52862306a36Sopenharmony_ci reg = <0x2000 0 0 0 0>; 52962306a36Sopenharmony_ci #address-cells = <3>; 53062306a36Sopenharmony_ci #size-cells = <2>; 53162306a36Sopenharmony_ci interrupt-names = "intx"; 53262306a36Sopenharmony_ci interrupts-extended = <&gic GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 53362306a36Sopenharmony_ci #interrupt-cells = <1>; 53462306a36Sopenharmony_ci ranges = <0x82000000 0 0 0x82000000 0x4 0 1 0 53562306a36Sopenharmony_ci 0x81000000 0 0 0x81000000 0x4 0 1 0>; 53662306a36Sopenharmony_ci bus-range = <0x00 0xff>; 53762306a36Sopenharmony_ci interrupt-map-mask = <0 0 0 7>; 53862306a36Sopenharmony_ci interrupt-map = <0 0 0 1 &pcie4_intc 0>, 53962306a36Sopenharmony_ci <0 0 0 2 &pcie4_intc 1>, 54062306a36Sopenharmony_ci <0 0 0 3 &pcie4_intc 2>, 54162306a36Sopenharmony_ci <0 0 0 4 &pcie4_intc 3>; 54262306a36Sopenharmony_ci marvell,pcie-port = <3>; 54362306a36Sopenharmony_ci marvell,pcie-lane = <0>; 54462306a36Sopenharmony_ci clocks = <&gateclk 7>; 54562306a36Sopenharmony_ci status = "disabled"; 54662306a36Sopenharmony_ci 54762306a36Sopenharmony_ci pcie4_intc: interrupt-controller { 54862306a36Sopenharmony_ci interrupt-controller; 54962306a36Sopenharmony_ci #interrupt-cells = <1>; 55062306a36Sopenharmony_ci }; 55162306a36Sopenharmony_ci }; 55262306a36Sopenharmony_ci }; 55362306a36Sopenharmony_ci 55462306a36Sopenharmony_ci spi0: spi@10600 { 55562306a36Sopenharmony_ci compatible = "marvell,armada-390-spi", 55662306a36Sopenharmony_ci "marvell,orion-spi"; 55762306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10600 0x50>; 55862306a36Sopenharmony_ci #address-cells = <1>; 55962306a36Sopenharmony_ci #size-cells = <0>; 56062306a36Sopenharmony_ci cell-index = <0>; 56162306a36Sopenharmony_ci interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 56262306a36Sopenharmony_ci clocks = <&coreclk 0>; 56362306a36Sopenharmony_ci status = "disabled"; 56462306a36Sopenharmony_ci }; 56562306a36Sopenharmony_ci 56662306a36Sopenharmony_ci spi1: spi@10680 { 56762306a36Sopenharmony_ci compatible = "marvell,armada-390-spi", 56862306a36Sopenharmony_ci "marvell,orion-spi"; 56962306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10680 0x50>; 57062306a36Sopenharmony_ci #address-cells = <1>; 57162306a36Sopenharmony_ci #size-cells = <0>; 57262306a36Sopenharmony_ci cell-index = <1>; 57362306a36Sopenharmony_ci interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 57462306a36Sopenharmony_ci clocks = <&coreclk 0>; 57562306a36Sopenharmony_ci status = "disabled"; 57662306a36Sopenharmony_ci }; 57762306a36Sopenharmony_ci }; 57862306a36Sopenharmony_ci 57962306a36Sopenharmony_ci clocks { 58062306a36Sopenharmony_ci /* 1 GHz fixed main PLL */ 58162306a36Sopenharmony_ci mainpll: mainpll { 58262306a36Sopenharmony_ci compatible = "fixed-clock"; 58362306a36Sopenharmony_ci #clock-cells = <0>; 58462306a36Sopenharmony_ci clock-frequency = <1000000000>; 58562306a36Sopenharmony_ci }; 58662306a36Sopenharmony_ci 58762306a36Sopenharmony_ci /* 25 MHz reference crystal */ 58862306a36Sopenharmony_ci refclk: oscillator { 58962306a36Sopenharmony_ci compatible = "fixed-clock"; 59062306a36Sopenharmony_ci #clock-cells = <0>; 59162306a36Sopenharmony_ci clock-frequency = <25000000>; 59262306a36Sopenharmony_ci }; 59362306a36Sopenharmony_ci }; 59462306a36Sopenharmony_ci}; 595