162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0 OR MIT)
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Device Tree file for Marvell Armada 385 Access Point Development board
462306a36Sopenharmony_ci * (DB-88F6820-AP)
562306a36Sopenharmony_ci *
662306a36Sopenharmony_ci *  Copyright (C) 2014 Marvell
762306a36Sopenharmony_ci *
862306a36Sopenharmony_ci * Nadav Haklai <nadavh@marvell.com>
962306a36Sopenharmony_ci */
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_ci/dts-v1/;
1262306a36Sopenharmony_ci#include "armada-385.dtsi"
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci#include <dt-bindings/gpio/gpio.h>
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ci/ {
1762306a36Sopenharmony_ci	model = "Marvell Armada 385 Access Point Development Board";
1862306a36Sopenharmony_ci	compatible = "marvell,a385-db-ap", "marvell,armada385", "marvell,armada380";
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci	chosen {
2162306a36Sopenharmony_ci		stdout-path = "serial1:115200n8";
2262306a36Sopenharmony_ci	};
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci	memory {
2562306a36Sopenharmony_ci		device_type = "memory";
2662306a36Sopenharmony_ci		reg = <0x00000000 0x80000000>; /* 2GB */
2762306a36Sopenharmony_ci	};
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci	soc {
3062306a36Sopenharmony_ci		ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000
3162306a36Sopenharmony_ci			  MBUS_ID(0x01, 0x1d) 0 0xfff00000 0x100000
3262306a36Sopenharmony_ci			  MBUS_ID(0x09, 0x19) 0 0xf1100000 0x10000
3362306a36Sopenharmony_ci			  MBUS_ID(0x09, 0x15) 0 0xf1110000 0x10000
3462306a36Sopenharmony_ci			  MBUS_ID(0x0c, 0x04) 0 0xf1200000 0x100000>;
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci		internal-regs {
3762306a36Sopenharmony_ci			i2c0: i2c@11000 {
3862306a36Sopenharmony_ci				pinctrl-names = "default";
3962306a36Sopenharmony_ci				pinctrl-0 = <&i2c0_pins>;
4062306a36Sopenharmony_ci				status = "okay";
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci				/*
4362306a36Sopenharmony_ci				 * This bus is wired to two EEPROM
4462306a36Sopenharmony_ci				 * sockets, one of which holding the
4562306a36Sopenharmony_ci				 * board ID used by the	bootloader.
4662306a36Sopenharmony_ci				 * Erasing this EEPROM's content will
4762306a36Sopenharmony_ci				 * brick the board.
4862306a36Sopenharmony_ci				 * Use this bus with caution.
4962306a36Sopenharmony_ci				 */
5062306a36Sopenharmony_ci			};
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci			mdio@72004 {
5362306a36Sopenharmony_ci				pinctrl-names = "default";
5462306a36Sopenharmony_ci				pinctrl-0 = <&mdio_pins>;
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci				phy0: ethernet-phy@1 {
5762306a36Sopenharmony_ci					reg = <1>;
5862306a36Sopenharmony_ci				};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci				phy1: ethernet-phy@4 {
6162306a36Sopenharmony_ci					reg = <4>;
6262306a36Sopenharmony_ci				};
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci				phy2: ethernet-phy@6 {
6562306a36Sopenharmony_ci					reg = <6>;
6662306a36Sopenharmony_ci				};
6762306a36Sopenharmony_ci			};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci			/* UART0 is exposed through the JP8 connector */
7062306a36Sopenharmony_ci			uart0: serial@12000 {
7162306a36Sopenharmony_ci				pinctrl-names = "default";
7262306a36Sopenharmony_ci				pinctrl-0 = <&uart0_pins>;
7362306a36Sopenharmony_ci				status = "okay";
7462306a36Sopenharmony_ci			};
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci			/*
7762306a36Sopenharmony_ci			 * UART1 is exposed through a FTDI chip
7862306a36Sopenharmony_ci			 * wired to the mini-USB connector
7962306a36Sopenharmony_ci			 */
8062306a36Sopenharmony_ci			uart1: serial@12100 {
8162306a36Sopenharmony_ci				pinctrl-names = "default";
8262306a36Sopenharmony_ci				pinctrl-0 = <&uart1_pins>;
8362306a36Sopenharmony_ci				status = "okay";
8462306a36Sopenharmony_ci			};
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci			pinctrl@18000 {
8762306a36Sopenharmony_ci				xhci0_vbus_pins: xhci0-vbus-pins {
8862306a36Sopenharmony_ci					marvell,pins = "mpp44";
8962306a36Sopenharmony_ci					marvell,function = "gpio";
9062306a36Sopenharmony_ci				};
9162306a36Sopenharmony_ci			};
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci			/* CON3 */
9462306a36Sopenharmony_ci			ethernet@30000 {
9562306a36Sopenharmony_ci				status = "okay";
9662306a36Sopenharmony_ci				phy = <&phy2>;
9762306a36Sopenharmony_ci				phy-mode = "sgmii";
9862306a36Sopenharmony_ci				buffer-manager = <&bm>;
9962306a36Sopenharmony_ci				bm,pool-long = <1>;
10062306a36Sopenharmony_ci				bm,pool-short = <3>;
10162306a36Sopenharmony_ci			};
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci			/* CON2 */
10462306a36Sopenharmony_ci			ethernet@34000 {
10562306a36Sopenharmony_ci				status = "okay";
10662306a36Sopenharmony_ci				phy = <&phy1>;
10762306a36Sopenharmony_ci				phy-mode = "sgmii";
10862306a36Sopenharmony_ci				buffer-manager = <&bm>;
10962306a36Sopenharmony_ci				bm,pool-long = <2>;
11062306a36Sopenharmony_ci				bm,pool-short = <3>;
11162306a36Sopenharmony_ci			};
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci			usb@58000 {
11462306a36Sopenharmony_ci				status = "okay";
11562306a36Sopenharmony_ci			};
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci			/* CON4 */
11862306a36Sopenharmony_ci			ethernet@70000 {
11962306a36Sopenharmony_ci				pinctrl-names = "default";
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci				/*
12262306a36Sopenharmony_ci				 * The Reference Clock 0 is used to
12362306a36Sopenharmony_ci				 * provide a clock to the PHY
12462306a36Sopenharmony_ci				 */
12562306a36Sopenharmony_ci				pinctrl-0 = <&ge0_rgmii_pins>, <&ref_clk0_pins>;
12662306a36Sopenharmony_ci				status = "okay";
12762306a36Sopenharmony_ci				phy = <&phy0>;
12862306a36Sopenharmony_ci				phy-mode = "rgmii-id";
12962306a36Sopenharmony_ci				buffer-manager = <&bm>;
13062306a36Sopenharmony_ci				bm,pool-long = <0>;
13162306a36Sopenharmony_ci				bm,pool-short = <3>;
13262306a36Sopenharmony_ci			};
13362306a36Sopenharmony_ci
13462306a36Sopenharmony_ci			bm@c8000 {
13562306a36Sopenharmony_ci				status = "okay";
13662306a36Sopenharmony_ci			};
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci			usb3@f0000 {
13962306a36Sopenharmony_ci				status = "okay";
14062306a36Sopenharmony_ci				usb-phy = <&usb3_phy>;
14162306a36Sopenharmony_ci			};
14262306a36Sopenharmony_ci		};
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci		bm-bppi {
14562306a36Sopenharmony_ci			status = "okay";
14662306a36Sopenharmony_ci		};
14762306a36Sopenharmony_ci
14862306a36Sopenharmony_ci		pcie {
14962306a36Sopenharmony_ci			status = "okay";
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci			/*
15262306a36Sopenharmony_ci			 * The three PCIe units are accessible through
15362306a36Sopenharmony_ci			 * standard mini-PCIe slots on the board.
15462306a36Sopenharmony_ci			 */
15562306a36Sopenharmony_ci			pcie@1,0 {
15662306a36Sopenharmony_ci				/* Port 0, Lane 0 */
15762306a36Sopenharmony_ci				status = "okay";
15862306a36Sopenharmony_ci			};
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci			pcie@2,0 {
16162306a36Sopenharmony_ci				/* Port 1, Lane 0 */
16262306a36Sopenharmony_ci				status = "okay";
16362306a36Sopenharmony_ci			};
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci			pcie@3,0 {
16662306a36Sopenharmony_ci				/* Port 2, Lane 0 */
16762306a36Sopenharmony_ci				status = "okay";
16862306a36Sopenharmony_ci			};
16962306a36Sopenharmony_ci		};
17062306a36Sopenharmony_ci	};
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci	usb3_phy: usb3_phy {
17362306a36Sopenharmony_ci		compatible = "usb-nop-xceiv";
17462306a36Sopenharmony_ci		vcc-supply = <&reg_xhci0_vbus>;
17562306a36Sopenharmony_ci		#phy-cells = <0>;
17662306a36Sopenharmony_ci	};
17762306a36Sopenharmony_ci
17862306a36Sopenharmony_ci	reg_xhci0_vbus: xhci0-vbus {
17962306a36Sopenharmony_ci		compatible = "regulator-fixed";
18062306a36Sopenharmony_ci		pinctrl-names = "default";
18162306a36Sopenharmony_ci		pinctrl-0 = <&xhci0_vbus_pins>;
18262306a36Sopenharmony_ci		regulator-name = "xhci0-vbus";
18362306a36Sopenharmony_ci		regulator-min-microvolt = <5000000>;
18462306a36Sopenharmony_ci		regulator-max-microvolt = <5000000>;
18562306a36Sopenharmony_ci		enable-active-high;
18662306a36Sopenharmony_ci		gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>;
18762306a36Sopenharmony_ci	};
18862306a36Sopenharmony_ci};
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci&spi1 {
19162306a36Sopenharmony_ci	pinctrl-names = "default";
19262306a36Sopenharmony_ci	pinctrl-0 = <&spi1_pins>;
19362306a36Sopenharmony_ci	status = "okay";
19462306a36Sopenharmony_ci
19562306a36Sopenharmony_ci	flash@0 {
19662306a36Sopenharmony_ci		#address-cells = <1>;
19762306a36Sopenharmony_ci		#size-cells = <1>;
19862306a36Sopenharmony_ci		compatible = "st,m25p128", "jedec,spi-nor";
19962306a36Sopenharmony_ci		reg = <0>; /* Chip select 0 */
20062306a36Sopenharmony_ci		spi-max-frequency = <54000000>;
20162306a36Sopenharmony_ci	};
20262306a36Sopenharmony_ci};
20362306a36Sopenharmony_ci
20462306a36Sopenharmony_ci&nand_controller {
20562306a36Sopenharmony_ci	status = "okay";
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci	nand@0 {
20862306a36Sopenharmony_ci		reg = <0>;
20962306a36Sopenharmony_ci		label = "pxa3xx_nand-0";
21062306a36Sopenharmony_ci		nand-rb = <0>;
21162306a36Sopenharmony_ci		nand-on-flash-bbt;
21262306a36Sopenharmony_ci		nand-ecc-strength = <4>;
21362306a36Sopenharmony_ci		nand-ecc-step-size = <512>;
21462306a36Sopenharmony_ci
21562306a36Sopenharmony_ci		partitions {
21662306a36Sopenharmony_ci			compatible = "fixed-partitions";
21762306a36Sopenharmony_ci			#address-cells = <1>;
21862306a36Sopenharmony_ci			#size-cells = <1>;
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci			partition@0 {
22162306a36Sopenharmony_ci				label = "U-Boot";
22262306a36Sopenharmony_ci				reg = <0x00000000 0x00800000>;
22362306a36Sopenharmony_ci				read-only;
22462306a36Sopenharmony_ci			};
22562306a36Sopenharmony_ci
22662306a36Sopenharmony_ci			partition@800000 {
22762306a36Sopenharmony_ci				label = "uImage";
22862306a36Sopenharmony_ci				reg = <0x00800000 0x00400000>;
22962306a36Sopenharmony_ci				read-only;
23062306a36Sopenharmony_ci			};
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci			partition@c00000 {
23362306a36Sopenharmony_ci				label = "Root";
23462306a36Sopenharmony_ci				reg = <0x00c00000 0x3f400000>;
23562306a36Sopenharmony_ci			};
23662306a36Sopenharmony_ci		};
23762306a36Sopenharmony_ci	};
23862306a36Sopenharmony_ci};
239