162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Device Tree Include file for Marvell Armada 375 family SoC 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2014 Marvell 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Gregory CLEMENT <gregory.clement@free-electrons.com> 862306a36Sopenharmony_ci * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> 962306a36Sopenharmony_ci */ 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h> 1262306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/irq.h> 1362306a36Sopenharmony_ci#include <dt-bindings/phy/phy.h> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#define MBUS_ID(target,attributes) (((target) << 24) | ((attributes) << 16)) 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci/ { 1862306a36Sopenharmony_ci #address-cells = <1>; 1962306a36Sopenharmony_ci #size-cells = <1>; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci model = "Marvell Armada 375 family SoC"; 2262306a36Sopenharmony_ci compatible = "marvell,armada375"; 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci aliases { 2562306a36Sopenharmony_ci gpio0 = &gpio0; 2662306a36Sopenharmony_ci gpio1 = &gpio1; 2762306a36Sopenharmony_ci gpio2 = &gpio2; 2862306a36Sopenharmony_ci serial0 = &uart0; 2962306a36Sopenharmony_ci serial1 = &uart1; 3062306a36Sopenharmony_ci }; 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci clocks { 3362306a36Sopenharmony_ci /* 1 GHz fixed main PLL */ 3462306a36Sopenharmony_ci mainpll: mainpll { 3562306a36Sopenharmony_ci compatible = "fixed-clock"; 3662306a36Sopenharmony_ci #clock-cells = <0>; 3762306a36Sopenharmony_ci clock-frequency = <1000000000>; 3862306a36Sopenharmony_ci }; 3962306a36Sopenharmony_ci /* 25 MHz reference crystal */ 4062306a36Sopenharmony_ci refclk: oscillator { 4162306a36Sopenharmony_ci compatible = "fixed-clock"; 4262306a36Sopenharmony_ci #clock-cells = <0>; 4362306a36Sopenharmony_ci clock-frequency = <25000000>; 4462306a36Sopenharmony_ci }; 4562306a36Sopenharmony_ci }; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci cpus { 4862306a36Sopenharmony_ci #address-cells = <1>; 4962306a36Sopenharmony_ci #size-cells = <0>; 5062306a36Sopenharmony_ci enable-method = "marvell,armada-375-smp"; 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci cpu0: cpu@0 { 5362306a36Sopenharmony_ci device_type = "cpu"; 5462306a36Sopenharmony_ci compatible = "arm,cortex-a9"; 5562306a36Sopenharmony_ci reg = <0>; 5662306a36Sopenharmony_ci }; 5762306a36Sopenharmony_ci cpu1: cpu@1 { 5862306a36Sopenharmony_ci device_type = "cpu"; 5962306a36Sopenharmony_ci compatible = "arm,cortex-a9"; 6062306a36Sopenharmony_ci reg = <1>; 6162306a36Sopenharmony_ci }; 6262306a36Sopenharmony_ci }; 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci pmu { 6562306a36Sopenharmony_ci compatible = "arm,cortex-a9-pmu"; 6662306a36Sopenharmony_ci interrupts-extended = <&mpic 3>; 6762306a36Sopenharmony_ci }; 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci soc { 7062306a36Sopenharmony_ci compatible = "marvell,armada375-mbus", "simple-bus"; 7162306a36Sopenharmony_ci #address-cells = <2>; 7262306a36Sopenharmony_ci #size-cells = <1>; 7362306a36Sopenharmony_ci controller = <&mbusc>; 7462306a36Sopenharmony_ci interrupt-parent = <&gic>; 7562306a36Sopenharmony_ci pcie-mem-aperture = <0xe0000000 0x8000000>; 7662306a36Sopenharmony_ci pcie-io-aperture = <0xe8000000 0x100000>; 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci bootrom { 7962306a36Sopenharmony_ci compatible = "marvell,bootrom"; 8062306a36Sopenharmony_ci reg = <MBUS_ID(0x01, 0x1d) 0 0x100000>; 8162306a36Sopenharmony_ci }; 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci devbus_bootcs: devbus-bootcs { 8462306a36Sopenharmony_ci compatible = "marvell,mvebu-devbus"; 8562306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>; 8662306a36Sopenharmony_ci ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>; 8762306a36Sopenharmony_ci #address-cells = <1>; 8862306a36Sopenharmony_ci #size-cells = <1>; 8962306a36Sopenharmony_ci clocks = <&coreclk 0>; 9062306a36Sopenharmony_ci status = "disabled"; 9162306a36Sopenharmony_ci }; 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci devbus_cs0: devbus-cs0 { 9462306a36Sopenharmony_ci compatible = "marvell,mvebu-devbus"; 9562306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10408 0x8>; 9662306a36Sopenharmony_ci ranges = <0 MBUS_ID(0x01, 0x3e) 0 0xffffffff>; 9762306a36Sopenharmony_ci #address-cells = <1>; 9862306a36Sopenharmony_ci #size-cells = <1>; 9962306a36Sopenharmony_ci clocks = <&coreclk 0>; 10062306a36Sopenharmony_ci status = "disabled"; 10162306a36Sopenharmony_ci }; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci devbus_cs1: devbus-cs1 { 10462306a36Sopenharmony_ci compatible = "marvell,mvebu-devbus"; 10562306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10410 0x8>; 10662306a36Sopenharmony_ci ranges = <0 MBUS_ID(0x01, 0x3d) 0 0xffffffff>; 10762306a36Sopenharmony_ci #address-cells = <1>; 10862306a36Sopenharmony_ci #size-cells = <1>; 10962306a36Sopenharmony_ci clocks = <&coreclk 0>; 11062306a36Sopenharmony_ci status = "disabled"; 11162306a36Sopenharmony_ci }; 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci devbus_cs2: devbus-cs2 { 11462306a36Sopenharmony_ci compatible = "marvell,mvebu-devbus"; 11562306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10418 0x8>; 11662306a36Sopenharmony_ci ranges = <0 MBUS_ID(0x01, 0x3b) 0 0xffffffff>; 11762306a36Sopenharmony_ci #address-cells = <1>; 11862306a36Sopenharmony_ci #size-cells = <1>; 11962306a36Sopenharmony_ci clocks = <&coreclk 0>; 12062306a36Sopenharmony_ci status = "disabled"; 12162306a36Sopenharmony_ci }; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci devbus_cs3: devbus-cs3 { 12462306a36Sopenharmony_ci compatible = "marvell,mvebu-devbus"; 12562306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10420 0x8>; 12662306a36Sopenharmony_ci ranges = <0 MBUS_ID(0x01, 0x37) 0 0xffffffff>; 12762306a36Sopenharmony_ci #address-cells = <1>; 12862306a36Sopenharmony_ci #size-cells = <1>; 12962306a36Sopenharmony_ci clocks = <&coreclk 0>; 13062306a36Sopenharmony_ci status = "disabled"; 13162306a36Sopenharmony_ci }; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci internal-regs { 13462306a36Sopenharmony_ci compatible = "simple-bus"; 13562306a36Sopenharmony_ci #address-cells = <1>; 13662306a36Sopenharmony_ci #size-cells = <1>; 13762306a36Sopenharmony_ci ranges = <0 MBUS_ID(0xf0, 0x01) 0 0x100000>; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci L2: cache-controller@8000 { 14062306a36Sopenharmony_ci compatible = "arm,pl310-cache"; 14162306a36Sopenharmony_ci reg = <0x8000 0x1000>; 14262306a36Sopenharmony_ci cache-unified; 14362306a36Sopenharmony_ci cache-level = <2>; 14462306a36Sopenharmony_ci arm,double-linefill-incr = <0>; 14562306a36Sopenharmony_ci arm,double-linefill-wrap = <0>; 14662306a36Sopenharmony_ci arm,double-linefill = <0>; 14762306a36Sopenharmony_ci prefetch-data = <1>; 14862306a36Sopenharmony_ci }; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci scu: scu@c000 { 15162306a36Sopenharmony_ci compatible = "arm,cortex-a9-scu"; 15262306a36Sopenharmony_ci reg = <0xc000 0x58>; 15362306a36Sopenharmony_ci }; 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci timer0: timer@c600 { 15662306a36Sopenharmony_ci compatible = "arm,cortex-a9-twd-timer"; 15762306a36Sopenharmony_ci reg = <0xc600 0x20>; 15862306a36Sopenharmony_ci interrupts = <GIC_PPI 13 (IRQ_TYPE_EDGE_RISING | GIC_CPU_MASK_SIMPLE(2))>; 15962306a36Sopenharmony_ci clocks = <&coreclk 2>; 16062306a36Sopenharmony_ci }; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci gic: interrupt-controller@d000 { 16362306a36Sopenharmony_ci compatible = "arm,cortex-a9-gic"; 16462306a36Sopenharmony_ci #interrupt-cells = <3>; 16562306a36Sopenharmony_ci #size-cells = <0>; 16662306a36Sopenharmony_ci interrupt-controller; 16762306a36Sopenharmony_ci reg = <0xd000 0x1000>, 16862306a36Sopenharmony_ci <0xc100 0x100>; 16962306a36Sopenharmony_ci }; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci mdio: mdio@c0054 { 17262306a36Sopenharmony_ci #address-cells = <1>; 17362306a36Sopenharmony_ci #size-cells = <0>; 17462306a36Sopenharmony_ci compatible = "marvell,orion-mdio"; 17562306a36Sopenharmony_ci reg = <0xc0054 0x4>; 17662306a36Sopenharmony_ci clocks = <&gateclk 19>; 17762306a36Sopenharmony_ci }; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci /* Network controller */ 18062306a36Sopenharmony_ci ethernet: ethernet@f0000 { 18162306a36Sopenharmony_ci #address-cells = <1>; 18262306a36Sopenharmony_ci #size-cells = <0>; 18362306a36Sopenharmony_ci compatible = "marvell,armada-375-pp2"; 18462306a36Sopenharmony_ci reg = <0xf0000 0xa000>, /* Packet Processor regs */ 18562306a36Sopenharmony_ci <0xc0000 0x3060>, /* LMS regs */ 18662306a36Sopenharmony_ci <0xc4000 0x100>, /* eth0 regs */ 18762306a36Sopenharmony_ci <0xc5000 0x100>; /* eth1 regs */ 18862306a36Sopenharmony_ci clocks = <&gateclk 3>, <&gateclk 19>; 18962306a36Sopenharmony_ci clock-names = "pp_clk", "gop_clk"; 19062306a36Sopenharmony_ci status = "disabled"; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci eth0: ethernet-port@0 { 19362306a36Sopenharmony_ci interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 19462306a36Sopenharmony_ci reg = <0>; 19562306a36Sopenharmony_ci port-id = <0>; /* For backward compatibility. */ 19662306a36Sopenharmony_ci status = "disabled"; 19762306a36Sopenharmony_ci }; 19862306a36Sopenharmony_ci 19962306a36Sopenharmony_ci eth1: ethernet-port@1 { 20062306a36Sopenharmony_ci interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 20162306a36Sopenharmony_ci reg = <1>; 20262306a36Sopenharmony_ci port-id = <1>; /* For backward compatibility. */ 20362306a36Sopenharmony_ci status = "disabled"; 20462306a36Sopenharmony_ci }; 20562306a36Sopenharmony_ci }; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci rtc: rtc@10300 { 20862306a36Sopenharmony_ci compatible = "marvell,orion-rtc"; 20962306a36Sopenharmony_ci reg = <0x10300 0x20>; 21062306a36Sopenharmony_ci interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 21162306a36Sopenharmony_ci }; 21262306a36Sopenharmony_ci 21362306a36Sopenharmony_ci spi0: spi@10600 { 21462306a36Sopenharmony_ci compatible = "marvell,armada-375-spi", 21562306a36Sopenharmony_ci "marvell,orion-spi"; 21662306a36Sopenharmony_ci reg = <0x10600 0x50>; 21762306a36Sopenharmony_ci #address-cells = <1>; 21862306a36Sopenharmony_ci #size-cells = <0>; 21962306a36Sopenharmony_ci cell-index = <0>; 22062306a36Sopenharmony_ci interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 22162306a36Sopenharmony_ci clocks = <&coreclk 0>; 22262306a36Sopenharmony_ci status = "disabled"; 22362306a36Sopenharmony_ci }; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci spi1: spi@10680 { 22662306a36Sopenharmony_ci compatible = "marvell,armada-375-spi", 22762306a36Sopenharmony_ci "marvell,orion-spi"; 22862306a36Sopenharmony_ci reg = <0x10680 0x50>; 22962306a36Sopenharmony_ci #address-cells = <1>; 23062306a36Sopenharmony_ci #size-cells = <0>; 23162306a36Sopenharmony_ci cell-index = <1>; 23262306a36Sopenharmony_ci interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 23362306a36Sopenharmony_ci clocks = <&coreclk 0>; 23462306a36Sopenharmony_ci status = "disabled"; 23562306a36Sopenharmony_ci }; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci i2c0: i2c@11000 { 23862306a36Sopenharmony_ci compatible = "marvell,mv64xxx-i2c"; 23962306a36Sopenharmony_ci reg = <0x11000 0x20>; 24062306a36Sopenharmony_ci #address-cells = <1>; 24162306a36Sopenharmony_ci #size-cells = <0>; 24262306a36Sopenharmony_ci interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 24362306a36Sopenharmony_ci clocks = <&coreclk 0>; 24462306a36Sopenharmony_ci status = "disabled"; 24562306a36Sopenharmony_ci }; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci i2c1: i2c@11100 { 24862306a36Sopenharmony_ci compatible = "marvell,mv64xxx-i2c"; 24962306a36Sopenharmony_ci reg = <0x11100 0x20>; 25062306a36Sopenharmony_ci #address-cells = <1>; 25162306a36Sopenharmony_ci #size-cells = <0>; 25262306a36Sopenharmony_ci interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 25362306a36Sopenharmony_ci clocks = <&coreclk 0>; 25462306a36Sopenharmony_ci status = "disabled"; 25562306a36Sopenharmony_ci }; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci uart0: serial@12000 { 25862306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 25962306a36Sopenharmony_ci reg = <0x12000 0x100>; 26062306a36Sopenharmony_ci reg-shift = <2>; 26162306a36Sopenharmony_ci interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 26262306a36Sopenharmony_ci reg-io-width = <1>; 26362306a36Sopenharmony_ci clocks = <&coreclk 0>; 26462306a36Sopenharmony_ci status = "disabled"; 26562306a36Sopenharmony_ci }; 26662306a36Sopenharmony_ci 26762306a36Sopenharmony_ci uart1: serial@12100 { 26862306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 26962306a36Sopenharmony_ci reg = <0x12100 0x100>; 27062306a36Sopenharmony_ci reg-shift = <2>; 27162306a36Sopenharmony_ci interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 27262306a36Sopenharmony_ci reg-io-width = <1>; 27362306a36Sopenharmony_ci clocks = <&coreclk 0>; 27462306a36Sopenharmony_ci status = "disabled"; 27562306a36Sopenharmony_ci }; 27662306a36Sopenharmony_ci 27762306a36Sopenharmony_ci pinctrl: pinctrl@18000 { 27862306a36Sopenharmony_ci compatible = "marvell,mv88f6720-pinctrl"; 27962306a36Sopenharmony_ci reg = <0x18000 0x24>; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci i2c0_pins: i2c0-pins { 28262306a36Sopenharmony_ci marvell,pins = "mpp14", "mpp15"; 28362306a36Sopenharmony_ci marvell,function = "i2c0"; 28462306a36Sopenharmony_ci }; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci i2c1_pins: i2c1-pins { 28762306a36Sopenharmony_ci marvell,pins = "mpp61", "mpp62"; 28862306a36Sopenharmony_ci marvell,function = "i2c1"; 28962306a36Sopenharmony_ci }; 29062306a36Sopenharmony_ci 29162306a36Sopenharmony_ci nand_pins: nand-pins { 29262306a36Sopenharmony_ci marvell,pins = "mpp0", "mpp1", "mpp2", 29362306a36Sopenharmony_ci "mpp3", "mpp4", "mpp5", 29462306a36Sopenharmony_ci "mpp6", "mpp7", "mpp8", 29562306a36Sopenharmony_ci "mpp9", "mpp10", "mpp11", 29662306a36Sopenharmony_ci "mpp12", "mpp13"; 29762306a36Sopenharmony_ci marvell,function = "nand"; 29862306a36Sopenharmony_ci }; 29962306a36Sopenharmony_ci 30062306a36Sopenharmony_ci sdio_pins: sdio-pins { 30162306a36Sopenharmony_ci marvell,pins = "mpp24", "mpp25", "mpp26", 30262306a36Sopenharmony_ci "mpp27", "mpp28", "mpp29"; 30362306a36Sopenharmony_ci marvell,function = "sd"; 30462306a36Sopenharmony_ci }; 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci spi0_pins: spi0-pins { 30762306a36Sopenharmony_ci marvell,pins = "mpp0", "mpp1", "mpp4", 30862306a36Sopenharmony_ci "mpp5", "mpp8", "mpp9"; 30962306a36Sopenharmony_ci marvell,function = "spi0"; 31062306a36Sopenharmony_ci }; 31162306a36Sopenharmony_ci }; 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci gpio0: gpio@18100 { 31462306a36Sopenharmony_ci compatible = "marvell,orion-gpio"; 31562306a36Sopenharmony_ci reg = <0x18100 0x40>; 31662306a36Sopenharmony_ci ngpios = <32>; 31762306a36Sopenharmony_ci gpio-controller; 31862306a36Sopenharmony_ci #gpio-cells = <2>; 31962306a36Sopenharmony_ci interrupt-controller; 32062306a36Sopenharmony_ci #interrupt-cells = <2>; 32162306a36Sopenharmony_ci interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, 32262306a36Sopenharmony_ci <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>, 32362306a36Sopenharmony_ci <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 32462306a36Sopenharmony_ci <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 32562306a36Sopenharmony_ci }; 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci gpio1: gpio@18140 { 32862306a36Sopenharmony_ci compatible = "marvell,orion-gpio"; 32962306a36Sopenharmony_ci reg = <0x18140 0x40>; 33062306a36Sopenharmony_ci ngpios = <32>; 33162306a36Sopenharmony_ci gpio-controller; 33262306a36Sopenharmony_ci #gpio-cells = <2>; 33362306a36Sopenharmony_ci interrupt-controller; 33462306a36Sopenharmony_ci #interrupt-cells = <2>; 33562306a36Sopenharmony_ci interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 33662306a36Sopenharmony_ci <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 33762306a36Sopenharmony_ci <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 33862306a36Sopenharmony_ci <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 33962306a36Sopenharmony_ci }; 34062306a36Sopenharmony_ci 34162306a36Sopenharmony_ci gpio2: gpio@18180 { 34262306a36Sopenharmony_ci compatible = "marvell,orion-gpio"; 34362306a36Sopenharmony_ci reg = <0x18180 0x40>; 34462306a36Sopenharmony_ci ngpios = <3>; 34562306a36Sopenharmony_ci gpio-controller; 34662306a36Sopenharmony_ci #gpio-cells = <2>; 34762306a36Sopenharmony_ci interrupt-controller; 34862306a36Sopenharmony_ci #interrupt-cells = <2>; 34962306a36Sopenharmony_ci interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 35062306a36Sopenharmony_ci }; 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci systemc: system-controller@18200 { 35362306a36Sopenharmony_ci compatible = "marvell,armada-375-system-controller"; 35462306a36Sopenharmony_ci reg = <0x18200 0x100>; 35562306a36Sopenharmony_ci }; 35662306a36Sopenharmony_ci 35762306a36Sopenharmony_ci gateclk: clock-gating-control@18220 { 35862306a36Sopenharmony_ci compatible = "marvell,armada-375-gating-clock"; 35962306a36Sopenharmony_ci reg = <0x18220 0x4>; 36062306a36Sopenharmony_ci clocks = <&coreclk 0>; 36162306a36Sopenharmony_ci #clock-cells = <1>; 36262306a36Sopenharmony_ci }; 36362306a36Sopenharmony_ci 36462306a36Sopenharmony_ci usbcluster: usb-cluster@18400 { 36562306a36Sopenharmony_ci compatible = "marvell,armada-375-usb-cluster"; 36662306a36Sopenharmony_ci reg = <0x18400 0x4>; 36762306a36Sopenharmony_ci #phy-cells = <1>; 36862306a36Sopenharmony_ci }; 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci mbusc: mbus-controller@20000 { 37162306a36Sopenharmony_ci compatible = "marvell,mbus-controller"; 37262306a36Sopenharmony_ci reg = <0x20000 0x100>, <0x20180 0x20>; 37362306a36Sopenharmony_ci }; 37462306a36Sopenharmony_ci 37562306a36Sopenharmony_ci mpic: interrupt-controller@20a00 { 37662306a36Sopenharmony_ci compatible = "marvell,mpic"; 37762306a36Sopenharmony_ci reg = <0x20a00 0x2d0>, <0x21070 0x58>; 37862306a36Sopenharmony_ci #interrupt-cells = <1>; 37962306a36Sopenharmony_ci #size-cells = <1>; 38062306a36Sopenharmony_ci interrupt-controller; 38162306a36Sopenharmony_ci msi-controller; 38262306a36Sopenharmony_ci interrupts = <GIC_PPI 15 IRQ_TYPE_LEVEL_HIGH>; 38362306a36Sopenharmony_ci }; 38462306a36Sopenharmony_ci 38562306a36Sopenharmony_ci timer1: timer@20300 { 38662306a36Sopenharmony_ci compatible = "marvell,armada-375-timer", "marvell,armada-370-timer"; 38762306a36Sopenharmony_ci reg = <0x20300 0x30>, <0x21040 0x30>; 38862306a36Sopenharmony_ci interrupts-extended = <&gic GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 38962306a36Sopenharmony_ci <&gic GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, 39062306a36Sopenharmony_ci <&gic GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>, 39162306a36Sopenharmony_ci <&gic GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>, 39262306a36Sopenharmony_ci <&mpic 5>, 39362306a36Sopenharmony_ci <&mpic 6>; 39462306a36Sopenharmony_ci clocks = <&coreclk 0>, <&refclk>; 39562306a36Sopenharmony_ci clock-names = "nbclk", "fixed"; 39662306a36Sopenharmony_ci }; 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci watchdog: watchdog@20300 { 39962306a36Sopenharmony_ci compatible = "marvell,armada-375-wdt"; 40062306a36Sopenharmony_ci reg = <0x20300 0x34>, <0x20704 0x4>, <0x18254 0x4>; 40162306a36Sopenharmony_ci clocks = <&coreclk 0>, <&refclk>; 40262306a36Sopenharmony_ci clock-names = "nbclk", "fixed"; 40362306a36Sopenharmony_ci }; 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci cpurst: cpurst@20800 { 40662306a36Sopenharmony_ci compatible = "marvell,armada-370-cpu-reset"; 40762306a36Sopenharmony_ci reg = <0x20800 0x10>; 40862306a36Sopenharmony_ci }; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci coherencyfab: coherency-fabric@21010 { 41162306a36Sopenharmony_ci compatible = "marvell,armada-375-coherency-fabric"; 41262306a36Sopenharmony_ci reg = <0x21010 0x1c>; 41362306a36Sopenharmony_ci }; 41462306a36Sopenharmony_ci 41562306a36Sopenharmony_ci usb0: usb@50000 { 41662306a36Sopenharmony_ci compatible = "marvell,orion-ehci"; 41762306a36Sopenharmony_ci reg = <0x50000 0x500>; 41862306a36Sopenharmony_ci interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 41962306a36Sopenharmony_ci clocks = <&gateclk 18>; 42062306a36Sopenharmony_ci phys = <&usbcluster PHY_TYPE_USB2>; 42162306a36Sopenharmony_ci phy-names = "usb"; 42262306a36Sopenharmony_ci status = "disabled"; 42362306a36Sopenharmony_ci }; 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_ci usb1: usb@54000 { 42662306a36Sopenharmony_ci compatible = "marvell,orion-ehci"; 42762306a36Sopenharmony_ci reg = <0x54000 0x500>; 42862306a36Sopenharmony_ci interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>; 42962306a36Sopenharmony_ci clocks = <&gateclk 26>; 43062306a36Sopenharmony_ci status = "disabled"; 43162306a36Sopenharmony_ci }; 43262306a36Sopenharmony_ci 43362306a36Sopenharmony_ci usb2: usb@58000 { 43462306a36Sopenharmony_ci compatible = "marvell,armada-375-xhci"; 43562306a36Sopenharmony_ci reg = <0x58000 0x20000>,<0x5b880 0x80>; 43662306a36Sopenharmony_ci interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 43762306a36Sopenharmony_ci clocks = <&gateclk 16>; 43862306a36Sopenharmony_ci phys = <&usbcluster PHY_TYPE_USB3>; 43962306a36Sopenharmony_ci phy-names = "usb"; 44062306a36Sopenharmony_ci status = "disabled"; 44162306a36Sopenharmony_ci }; 44262306a36Sopenharmony_ci 44362306a36Sopenharmony_ci xor0: xor@60800 { 44462306a36Sopenharmony_ci compatible = "marvell,orion-xor"; 44562306a36Sopenharmony_ci reg = <0x60800 0x100 44662306a36Sopenharmony_ci 0x60A00 0x100>; 44762306a36Sopenharmony_ci clocks = <&gateclk 22>; 44862306a36Sopenharmony_ci status = "okay"; 44962306a36Sopenharmony_ci 45062306a36Sopenharmony_ci xor00 { 45162306a36Sopenharmony_ci interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 45262306a36Sopenharmony_ci dmacap,memcpy; 45362306a36Sopenharmony_ci dmacap,xor; 45462306a36Sopenharmony_ci }; 45562306a36Sopenharmony_ci xor01 { 45662306a36Sopenharmony_ci interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 45762306a36Sopenharmony_ci dmacap,memcpy; 45862306a36Sopenharmony_ci dmacap,xor; 45962306a36Sopenharmony_ci dmacap,memset; 46062306a36Sopenharmony_ci }; 46162306a36Sopenharmony_ci }; 46262306a36Sopenharmony_ci 46362306a36Sopenharmony_ci xor1: xor@60900 { 46462306a36Sopenharmony_ci compatible = "marvell,orion-xor"; 46562306a36Sopenharmony_ci reg = <0x60900 0x100 46662306a36Sopenharmony_ci 0x60b00 0x100>; 46762306a36Sopenharmony_ci clocks = <&gateclk 23>; 46862306a36Sopenharmony_ci status = "okay"; 46962306a36Sopenharmony_ci 47062306a36Sopenharmony_ci xor10 { 47162306a36Sopenharmony_ci interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 47262306a36Sopenharmony_ci dmacap,memcpy; 47362306a36Sopenharmony_ci dmacap,xor; 47462306a36Sopenharmony_ci }; 47562306a36Sopenharmony_ci xor11 { 47662306a36Sopenharmony_ci interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; 47762306a36Sopenharmony_ci dmacap,memcpy; 47862306a36Sopenharmony_ci dmacap,xor; 47962306a36Sopenharmony_ci dmacap,memset; 48062306a36Sopenharmony_ci }; 48162306a36Sopenharmony_ci }; 48262306a36Sopenharmony_ci 48362306a36Sopenharmony_ci cesa: crypto@90000 { 48462306a36Sopenharmony_ci compatible = "marvell,armada-375-crypto"; 48562306a36Sopenharmony_ci reg = <0x90000 0x10000>; 48662306a36Sopenharmony_ci reg-names = "regs"; 48762306a36Sopenharmony_ci interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>, 48862306a36Sopenharmony_ci <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 48962306a36Sopenharmony_ci clocks = <&gateclk 30>, <&gateclk 31>, 49062306a36Sopenharmony_ci <&gateclk 28>, <&gateclk 29>; 49162306a36Sopenharmony_ci clock-names = "cesa0", "cesa1", 49262306a36Sopenharmony_ci "cesaz0", "cesaz1"; 49362306a36Sopenharmony_ci marvell,crypto-srams = <&crypto_sram0>, 49462306a36Sopenharmony_ci <&crypto_sram1>; 49562306a36Sopenharmony_ci marvell,crypto-sram-size = <0x800>; 49662306a36Sopenharmony_ci }; 49762306a36Sopenharmony_ci 49862306a36Sopenharmony_ci sata: sata@a0000 { 49962306a36Sopenharmony_ci compatible = "marvell,armada-370-sata"; 50062306a36Sopenharmony_ci reg = <0xa0000 0x5000>; 50162306a36Sopenharmony_ci interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 50262306a36Sopenharmony_ci clocks = <&gateclk 14>, <&gateclk 20>; 50362306a36Sopenharmony_ci clock-names = "0", "1"; 50462306a36Sopenharmony_ci status = "disabled"; 50562306a36Sopenharmony_ci }; 50662306a36Sopenharmony_ci 50762306a36Sopenharmony_ci nand_controller: nand-controller@d0000 { 50862306a36Sopenharmony_ci compatible = "marvell,armada370-nand-controller"; 50962306a36Sopenharmony_ci reg = <0xd0000 0x54>; 51062306a36Sopenharmony_ci #address-cells = <1>; 51162306a36Sopenharmony_ci #size-cells = <0>; 51262306a36Sopenharmony_ci interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 51362306a36Sopenharmony_ci clocks = <&gateclk 11>; 51462306a36Sopenharmony_ci status = "disabled"; 51562306a36Sopenharmony_ci }; 51662306a36Sopenharmony_ci 51762306a36Sopenharmony_ci sdio: mvsdio@d4000 { 51862306a36Sopenharmony_ci compatible = "marvell,orion-sdio"; 51962306a36Sopenharmony_ci reg = <0xd4000 0x200>; 52062306a36Sopenharmony_ci interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 52162306a36Sopenharmony_ci clocks = <&gateclk 17>; 52262306a36Sopenharmony_ci bus-width = <4>; 52362306a36Sopenharmony_ci cap-sdio-irq; 52462306a36Sopenharmony_ci cap-sd-highspeed; 52562306a36Sopenharmony_ci cap-mmc-highspeed; 52662306a36Sopenharmony_ci status = "disabled"; 52762306a36Sopenharmony_ci }; 52862306a36Sopenharmony_ci 52962306a36Sopenharmony_ci thermal: thermal@e8078 { 53062306a36Sopenharmony_ci compatible = "marvell,armada375-thermal"; 53162306a36Sopenharmony_ci reg = <0xe8078 0x4>, <0xe807c 0x8>; 53262306a36Sopenharmony_ci status = "okay"; 53362306a36Sopenharmony_ci }; 53462306a36Sopenharmony_ci 53562306a36Sopenharmony_ci coreclk: mvebu-sar@e8204 { 53662306a36Sopenharmony_ci compatible = "marvell,armada-375-core-clock"; 53762306a36Sopenharmony_ci reg = <0xe8204 0x04>; 53862306a36Sopenharmony_ci #clock-cells = <1>; 53962306a36Sopenharmony_ci }; 54062306a36Sopenharmony_ci 54162306a36Sopenharmony_ci coredivclk: corediv-clock@e8250 { 54262306a36Sopenharmony_ci compatible = "marvell,armada-375-corediv-clock"; 54362306a36Sopenharmony_ci reg = <0xe8250 0xc>; 54462306a36Sopenharmony_ci #clock-cells = <1>; 54562306a36Sopenharmony_ci clocks = <&mainpll>; 54662306a36Sopenharmony_ci clock-output-names = "nand"; 54762306a36Sopenharmony_ci }; 54862306a36Sopenharmony_ci }; 54962306a36Sopenharmony_ci 55062306a36Sopenharmony_ci pciec: pcie@82000000 { 55162306a36Sopenharmony_ci compatible = "marvell,armada-370-pcie"; 55262306a36Sopenharmony_ci status = "disabled"; 55362306a36Sopenharmony_ci device_type = "pci"; 55462306a36Sopenharmony_ci 55562306a36Sopenharmony_ci #address-cells = <3>; 55662306a36Sopenharmony_ci #size-cells = <2>; 55762306a36Sopenharmony_ci 55862306a36Sopenharmony_ci msi-parent = <&mpic>; 55962306a36Sopenharmony_ci bus-range = <0x00 0xff>; 56062306a36Sopenharmony_ci 56162306a36Sopenharmony_ci ranges = 56262306a36Sopenharmony_ci <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000 56362306a36Sopenharmony_ci 0x82000000 0 0x44000 MBUS_ID(0xf0, 0x01) 0x44000 0 0x00002000 56462306a36Sopenharmony_ci 0x82000000 0x1 0 MBUS_ID(0x04, 0xe8) 0 1 0 /* Port 0 MEM */ 56562306a36Sopenharmony_ci 0x81000000 0x1 0 MBUS_ID(0x04, 0xe0) 0 1 0 /* Port 0 IO */ 56662306a36Sopenharmony_ci 0x82000000 0x2 0 MBUS_ID(0x04, 0xd8) 0 1 0 /* Port 1 MEM */ 56762306a36Sopenharmony_ci 0x81000000 0x2 0 MBUS_ID(0x04, 0xd0) 0 1 0 /* Port 1 IO */>; 56862306a36Sopenharmony_ci 56962306a36Sopenharmony_ci pcie0: pcie@1,0 { 57062306a36Sopenharmony_ci device_type = "pci"; 57162306a36Sopenharmony_ci assigned-addresses = <0x82000800 0 0x40000 0 0x2000>; 57262306a36Sopenharmony_ci reg = <0x0800 0 0 0 0>; 57362306a36Sopenharmony_ci #address-cells = <3>; 57462306a36Sopenharmony_ci #size-cells = <2>; 57562306a36Sopenharmony_ci interrupt-names = "intx"; 57662306a36Sopenharmony_ci interrupts-extended = <&gic GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 57762306a36Sopenharmony_ci #interrupt-cells = <1>; 57862306a36Sopenharmony_ci ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0 57962306a36Sopenharmony_ci 0x81000000 0 0 0x81000000 0x1 0 1 0>; 58062306a36Sopenharmony_ci bus-range = <0x00 0xff>; 58162306a36Sopenharmony_ci interrupt-map-mask = <0 0 0 7>; 58262306a36Sopenharmony_ci interrupt-map = <0 0 0 1 &pcie0_intc 0>, 58362306a36Sopenharmony_ci <0 0 0 2 &pcie0_intc 1>, 58462306a36Sopenharmony_ci <0 0 0 3 &pcie0_intc 2>, 58562306a36Sopenharmony_ci <0 0 0 4 &pcie0_intc 3>; 58662306a36Sopenharmony_ci marvell,pcie-port = <0>; 58762306a36Sopenharmony_ci marvell,pcie-lane = <0>; 58862306a36Sopenharmony_ci clocks = <&gateclk 5>; 58962306a36Sopenharmony_ci status = "disabled"; 59062306a36Sopenharmony_ci 59162306a36Sopenharmony_ci pcie0_intc: interrupt-controller { 59262306a36Sopenharmony_ci interrupt-controller; 59362306a36Sopenharmony_ci #interrupt-cells = <1>; 59462306a36Sopenharmony_ci }; 59562306a36Sopenharmony_ci }; 59662306a36Sopenharmony_ci 59762306a36Sopenharmony_ci pcie1: pcie@2,0 { 59862306a36Sopenharmony_ci device_type = "pci"; 59962306a36Sopenharmony_ci assigned-addresses = <0x82001000 0 0x44000 0 0x2000>; 60062306a36Sopenharmony_ci reg = <0x1000 0 0 0 0>; 60162306a36Sopenharmony_ci #address-cells = <3>; 60262306a36Sopenharmony_ci #size-cells = <2>; 60362306a36Sopenharmony_ci interrupt-names = "intx"; 60462306a36Sopenharmony_ci interrupts-extended = <&gic GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 60562306a36Sopenharmony_ci #interrupt-cells = <1>; 60662306a36Sopenharmony_ci ranges = <0x82000000 0 0 0x82000000 0x2 0 1 0 60762306a36Sopenharmony_ci 0x81000000 0 0 0x81000000 0x2 0 1 0>; 60862306a36Sopenharmony_ci bus-range = <0x00 0xff>; 60962306a36Sopenharmony_ci interrupt-map-mask = <0 0 0 7>; 61062306a36Sopenharmony_ci interrupt-map = <0 0 0 1 &pcie1_intc 0>, 61162306a36Sopenharmony_ci <0 0 0 2 &pcie1_intc 1>, 61262306a36Sopenharmony_ci <0 0 0 3 &pcie1_intc 2>, 61362306a36Sopenharmony_ci <0 0 0 4 &pcie1_intc 3>; 61462306a36Sopenharmony_ci marvell,pcie-port = <0>; 61562306a36Sopenharmony_ci marvell,pcie-lane = <1>; 61662306a36Sopenharmony_ci clocks = <&gateclk 6>; 61762306a36Sopenharmony_ci status = "disabled"; 61862306a36Sopenharmony_ci 61962306a36Sopenharmony_ci pcie1_intc: interrupt-controller { 62062306a36Sopenharmony_ci interrupt-controller; 62162306a36Sopenharmony_ci #interrupt-cells = <1>; 62262306a36Sopenharmony_ci }; 62362306a36Sopenharmony_ci }; 62462306a36Sopenharmony_ci 62562306a36Sopenharmony_ci }; 62662306a36Sopenharmony_ci 62762306a36Sopenharmony_ci crypto_sram0: sa-sram0 { 62862306a36Sopenharmony_ci compatible = "mmio-sram"; 62962306a36Sopenharmony_ci reg = <MBUS_ID(0x09, 0x09) 0 0x800>; 63062306a36Sopenharmony_ci clocks = <&gateclk 30>; 63162306a36Sopenharmony_ci #address-cells = <1>; 63262306a36Sopenharmony_ci #size-cells = <1>; 63362306a36Sopenharmony_ci ranges = <0 MBUS_ID(0x09, 0x09) 0 0x800>; 63462306a36Sopenharmony_ci }; 63562306a36Sopenharmony_ci 63662306a36Sopenharmony_ci crypto_sram1: sa-sram1 { 63762306a36Sopenharmony_ci compatible = "mmio-sram"; 63862306a36Sopenharmony_ci reg = <MBUS_ID(0x09, 0x05) 0 0x800>; 63962306a36Sopenharmony_ci clocks = <&gateclk 31>; 64062306a36Sopenharmony_ci #address-cells = <1>; 64162306a36Sopenharmony_ci #size-cells = <1>; 64262306a36Sopenharmony_ci ranges = <0 MBUS_ID(0x09, 0x05) 0 0x800>; 64362306a36Sopenharmony_ci }; 64462306a36Sopenharmony_ci }; 64562306a36Sopenharmony_ci}; 646