162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Device Tree Include file for Marvell Armada 370 family SoC 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2012 Marvell 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Lior Amsalem <alior@marvell.com> 862306a36Sopenharmony_ci * Gregory CLEMENT <gregory.clement@free-electrons.com> 962306a36Sopenharmony_ci * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> 1062306a36Sopenharmony_ci * 1162306a36Sopenharmony_ci * Contains definitions specific to the Armada 370 SoC that are not 1262306a36Sopenharmony_ci * common to all Armada SoCs. 1362306a36Sopenharmony_ci */ 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ci#include "armada-370-xp.dtsi" 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ci/ { 1862306a36Sopenharmony_ci #address-cells = <1>; 1962306a36Sopenharmony_ci #size-cells = <1>; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci model = "Marvell Armada 370 family SoC"; 2262306a36Sopenharmony_ci compatible = "marvell,armada370", "marvell,armada-370-xp"; 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci aliases { 2562306a36Sopenharmony_ci gpio0 = &gpio0; 2662306a36Sopenharmony_ci gpio1 = &gpio1; 2762306a36Sopenharmony_ci gpio2 = &gpio2; 2862306a36Sopenharmony_ci }; 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci soc { 3162306a36Sopenharmony_ci compatible = "marvell,armada370-mbus", "simple-bus"; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci bootrom { 3462306a36Sopenharmony_ci compatible = "marvell,bootrom"; 3562306a36Sopenharmony_ci reg = <MBUS_ID(0x01, 0xe0) 0 0x100000>; 3662306a36Sopenharmony_ci }; 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci pciec: pcie@82000000 { 3962306a36Sopenharmony_ci compatible = "marvell,armada-370-pcie"; 4062306a36Sopenharmony_ci status = "disabled"; 4162306a36Sopenharmony_ci device_type = "pci"; 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci #address-cells = <3>; 4462306a36Sopenharmony_ci #size-cells = <2>; 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci msi-parent = <&mpic>; 4762306a36Sopenharmony_ci bus-range = <0x00 0xff>; 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci ranges = 5062306a36Sopenharmony_ci <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000 5162306a36Sopenharmony_ci 0x82000000 0 0x80000 MBUS_ID(0xf0, 0x01) 0x80000 0 0x00002000 5262306a36Sopenharmony_ci 0x82000000 0x1 0 MBUS_ID(0x04, 0xe8) 0 1 0 /* Port 0.0 MEM */ 5362306a36Sopenharmony_ci 0x81000000 0x1 0 MBUS_ID(0x04, 0xe0) 0 1 0 /* Port 0.0 IO */ 5462306a36Sopenharmony_ci 0x82000000 0x2 0 MBUS_ID(0x08, 0xe8) 0 1 0 /* Port 1.0 MEM */ 5562306a36Sopenharmony_ci 0x81000000 0x2 0 MBUS_ID(0x08, 0xe0) 0 1 0 /* Port 1.0 IO */>; 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci pcie0: pcie@1,0 { 5862306a36Sopenharmony_ci device_type = "pci"; 5962306a36Sopenharmony_ci assigned-addresses = <0x82000800 0 0x40000 0 0x2000>; 6062306a36Sopenharmony_ci reg = <0x0800 0 0 0 0>; 6162306a36Sopenharmony_ci #address-cells = <3>; 6262306a36Sopenharmony_ci #size-cells = <2>; 6362306a36Sopenharmony_ci interrupt-names = "intx"; 6462306a36Sopenharmony_ci interrupts-extended = <&mpic 58>; 6562306a36Sopenharmony_ci #interrupt-cells = <1>; 6662306a36Sopenharmony_ci ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0 6762306a36Sopenharmony_ci 0x81000000 0 0 0x81000000 0x1 0 1 0>; 6862306a36Sopenharmony_ci bus-range = <0x00 0xff>; 6962306a36Sopenharmony_ci interrupt-map-mask = <0 0 0 7>; 7062306a36Sopenharmony_ci interrupt-map = <0 0 0 1 &pcie0_intc 0>, 7162306a36Sopenharmony_ci <0 0 0 2 &pcie0_intc 1>, 7262306a36Sopenharmony_ci <0 0 0 3 &pcie0_intc 2>, 7362306a36Sopenharmony_ci <0 0 0 4 &pcie0_intc 3>; 7462306a36Sopenharmony_ci marvell,pcie-port = <0>; 7562306a36Sopenharmony_ci marvell,pcie-lane = <0>; 7662306a36Sopenharmony_ci clocks = <&gateclk 5>; 7762306a36Sopenharmony_ci status = "disabled"; 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci pcie0_intc: interrupt-controller { 8062306a36Sopenharmony_ci interrupt-controller; 8162306a36Sopenharmony_ci #interrupt-cells = <1>; 8262306a36Sopenharmony_ci }; 8362306a36Sopenharmony_ci }; 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci pcie2: pcie@2,0 { 8662306a36Sopenharmony_ci device_type = "pci"; 8762306a36Sopenharmony_ci assigned-addresses = <0x82001000 0 0x80000 0 0x2000>; 8862306a36Sopenharmony_ci reg = <0x1000 0 0 0 0>; 8962306a36Sopenharmony_ci #address-cells = <3>; 9062306a36Sopenharmony_ci #size-cells = <2>; 9162306a36Sopenharmony_ci interrupt-names = "intx"; 9262306a36Sopenharmony_ci interrupts-extended = <&mpic 62>; 9362306a36Sopenharmony_ci #interrupt-cells = <1>; 9462306a36Sopenharmony_ci ranges = <0x82000000 0 0 0x82000000 0x2 0 1 0 9562306a36Sopenharmony_ci 0x81000000 0 0 0x81000000 0x2 0 1 0>; 9662306a36Sopenharmony_ci bus-range = <0x00 0xff>; 9762306a36Sopenharmony_ci interrupt-map-mask = <0 0 0 7>; 9862306a36Sopenharmony_ci interrupt-map = <0 0 0 1 &pcie2_intc 0>, 9962306a36Sopenharmony_ci <0 0 0 2 &pcie2_intc 1>, 10062306a36Sopenharmony_ci <0 0 0 3 &pcie2_intc 2>, 10162306a36Sopenharmony_ci <0 0 0 4 &pcie2_intc 3>; 10262306a36Sopenharmony_ci marvell,pcie-port = <1>; 10362306a36Sopenharmony_ci marvell,pcie-lane = <0>; 10462306a36Sopenharmony_ci clocks = <&gateclk 9>; 10562306a36Sopenharmony_ci status = "disabled"; 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci pcie2_intc: interrupt-controller { 10862306a36Sopenharmony_ci interrupt-controller; 10962306a36Sopenharmony_ci #interrupt-cells = <1>; 11062306a36Sopenharmony_ci }; 11162306a36Sopenharmony_ci }; 11262306a36Sopenharmony_ci }; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci internal-regs { 11562306a36Sopenharmony_ci L2: l2-cache@8000 { 11662306a36Sopenharmony_ci compatible = "marvell,aurora-outer-cache"; 11762306a36Sopenharmony_ci reg = <0x08000 0x1000>; 11862306a36Sopenharmony_ci cache-id-part = <0x100>; 11962306a36Sopenharmony_ci cache-level = <2>; 12062306a36Sopenharmony_ci cache-unified; 12162306a36Sopenharmony_ci wt-override; 12262306a36Sopenharmony_ci }; 12362306a36Sopenharmony_ci 12462306a36Sopenharmony_ci gpio0: gpio@18100 { 12562306a36Sopenharmony_ci compatible = "marvell,armada-370-gpio", 12662306a36Sopenharmony_ci "marvell,orion-gpio"; 12762306a36Sopenharmony_ci reg = <0x18100 0x40>, <0x181c0 0x08>; 12862306a36Sopenharmony_ci reg-names = "gpio", "pwm"; 12962306a36Sopenharmony_ci ngpios = <32>; 13062306a36Sopenharmony_ci gpio-controller; 13162306a36Sopenharmony_ci #gpio-cells = <2>; 13262306a36Sopenharmony_ci #pwm-cells = <2>; 13362306a36Sopenharmony_ci interrupt-controller; 13462306a36Sopenharmony_ci #interrupt-cells = <2>; 13562306a36Sopenharmony_ci interrupts = <82>, <83>, <84>, <85>; 13662306a36Sopenharmony_ci clocks = <&coreclk 0>; 13762306a36Sopenharmony_ci }; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci gpio1: gpio@18140 { 14062306a36Sopenharmony_ci compatible = "marvell,armada-370-gpio", 14162306a36Sopenharmony_ci "marvell,orion-gpio"; 14262306a36Sopenharmony_ci reg = <0x18140 0x40>, <0x181c8 0x08>; 14362306a36Sopenharmony_ci reg-names = "gpio", "pwm"; 14462306a36Sopenharmony_ci ngpios = <32>; 14562306a36Sopenharmony_ci gpio-controller; 14662306a36Sopenharmony_ci #gpio-cells = <2>; 14762306a36Sopenharmony_ci #pwm-cells = <2>; 14862306a36Sopenharmony_ci interrupt-controller; 14962306a36Sopenharmony_ci #interrupt-cells = <2>; 15062306a36Sopenharmony_ci interrupts = <87>, <88>, <89>, <90>; 15162306a36Sopenharmony_ci clocks = <&coreclk 0>; 15262306a36Sopenharmony_ci }; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci gpio2: gpio@18180 { 15562306a36Sopenharmony_ci compatible = "marvell,armada-370-gpio", 15662306a36Sopenharmony_ci "marvell,orion-gpio"; 15762306a36Sopenharmony_ci reg = <0x18180 0x40>; 15862306a36Sopenharmony_ci ngpios = <2>; 15962306a36Sopenharmony_ci gpio-controller; 16062306a36Sopenharmony_ci #gpio-cells = <2>; 16162306a36Sopenharmony_ci interrupt-controller; 16262306a36Sopenharmony_ci #interrupt-cells = <2>; 16362306a36Sopenharmony_ci interrupts = <91>; 16462306a36Sopenharmony_ci }; 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci systemc: system-controller@18200 { 16862306a36Sopenharmony_ci compatible = "marvell,armada-370-xp-system-controller"; 16962306a36Sopenharmony_ci reg = <0x18200 0x100>; 17062306a36Sopenharmony_ci }; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci gateclk: clock-gating-control@18220 { 17362306a36Sopenharmony_ci compatible = "marvell,armada-370-gating-clock"; 17462306a36Sopenharmony_ci reg = <0x18220 0x4>; 17562306a36Sopenharmony_ci clocks = <&coreclk 0>; 17662306a36Sopenharmony_ci #clock-cells = <1>; 17762306a36Sopenharmony_ci }; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci coreclk: mvebu-sar@18230 { 18062306a36Sopenharmony_ci compatible = "marvell,armada-370-core-clock"; 18162306a36Sopenharmony_ci reg = <0x18230 0x08>; 18262306a36Sopenharmony_ci #clock-cells = <1>; 18362306a36Sopenharmony_ci }; 18462306a36Sopenharmony_ci 18562306a36Sopenharmony_ci thermal: thermal@18300 { 18662306a36Sopenharmony_ci compatible = "marvell,armada370-thermal"; 18762306a36Sopenharmony_ci reg = <0x18300 0x4 18862306a36Sopenharmony_ci 0x18304 0x4>; 18962306a36Sopenharmony_ci status = "okay"; 19062306a36Sopenharmony_ci }; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci sscg: sscg@18330 { 19362306a36Sopenharmony_ci reg = <0x18330 0x4>; 19462306a36Sopenharmony_ci }; 19562306a36Sopenharmony_ci 19662306a36Sopenharmony_ci cpuconf: cpu-config@21000 { 19762306a36Sopenharmony_ci compatible = "marvell,armada-370-cpu-config"; 19862306a36Sopenharmony_ci reg = <0x21000 0x8>; 19962306a36Sopenharmony_ci }; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci audio_controller: audio-controller@30000 { 20262306a36Sopenharmony_ci #sound-dai-cells = <1>; 20362306a36Sopenharmony_ci compatible = "marvell,armada370-audio"; 20462306a36Sopenharmony_ci reg = <0x30000 0x4000>; 20562306a36Sopenharmony_ci interrupts = <93>; 20662306a36Sopenharmony_ci clocks = <&gateclk 0>; 20762306a36Sopenharmony_ci clock-names = "internal"; 20862306a36Sopenharmony_ci status = "disabled"; 20962306a36Sopenharmony_ci }; 21062306a36Sopenharmony_ci 21162306a36Sopenharmony_ci xor0: xor@60800 { 21262306a36Sopenharmony_ci compatible = "marvell,orion-xor"; 21362306a36Sopenharmony_ci reg = <0x60800 0x100 21462306a36Sopenharmony_ci 0x60A00 0x100>; 21562306a36Sopenharmony_ci status = "okay"; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_ci xor00 { 21862306a36Sopenharmony_ci interrupts = <51>; 21962306a36Sopenharmony_ci dmacap,memcpy; 22062306a36Sopenharmony_ci dmacap,xor; 22162306a36Sopenharmony_ci }; 22262306a36Sopenharmony_ci xor01 { 22362306a36Sopenharmony_ci interrupts = <52>; 22462306a36Sopenharmony_ci dmacap,memcpy; 22562306a36Sopenharmony_ci dmacap,xor; 22662306a36Sopenharmony_ci dmacap,memset; 22762306a36Sopenharmony_ci }; 22862306a36Sopenharmony_ci }; 22962306a36Sopenharmony_ci 23062306a36Sopenharmony_ci xor1: xor@60900 { 23162306a36Sopenharmony_ci compatible = "marvell,orion-xor"; 23262306a36Sopenharmony_ci reg = <0x60900 0x100 23362306a36Sopenharmony_ci 0x60b00 0x100>; 23462306a36Sopenharmony_ci status = "okay"; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci xor10 { 23762306a36Sopenharmony_ci interrupts = <94>; 23862306a36Sopenharmony_ci dmacap,memcpy; 23962306a36Sopenharmony_ci dmacap,xor; 24062306a36Sopenharmony_ci }; 24162306a36Sopenharmony_ci xor11 { 24262306a36Sopenharmony_ci interrupts = <95>; 24362306a36Sopenharmony_ci dmacap,memcpy; 24462306a36Sopenharmony_ci dmacap,xor; 24562306a36Sopenharmony_ci dmacap,memset; 24662306a36Sopenharmony_ci }; 24762306a36Sopenharmony_ci }; 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_ci cesa: crypto@90000 { 25062306a36Sopenharmony_ci compatible = "marvell,armada-370-crypto"; 25162306a36Sopenharmony_ci reg = <0x90000 0x10000>; 25262306a36Sopenharmony_ci reg-names = "regs"; 25362306a36Sopenharmony_ci interrupts = <48>; 25462306a36Sopenharmony_ci clocks = <&gateclk 23>; 25562306a36Sopenharmony_ci clock-names = "cesa0"; 25662306a36Sopenharmony_ci marvell,crypto-srams = <&crypto_sram>; 25762306a36Sopenharmony_ci marvell,crypto-sram-size = <0x7e0>; 25862306a36Sopenharmony_ci }; 25962306a36Sopenharmony_ci }; 26062306a36Sopenharmony_ci 26162306a36Sopenharmony_ci crypto_sram: sa-sram { 26262306a36Sopenharmony_ci compatible = "mmio-sram"; 26362306a36Sopenharmony_ci reg = <MBUS_ID(0x09, 0x01) 0 0x800>; 26462306a36Sopenharmony_ci reg-names = "sram"; 26562306a36Sopenharmony_ci clocks = <&gateclk 23>; 26662306a36Sopenharmony_ci #address-cells = <1>; 26762306a36Sopenharmony_ci #size-cells = <1>; 26862306a36Sopenharmony_ci ranges = <0 MBUS_ID(0x09, 0x01) 0 0x800>; 26962306a36Sopenharmony_ci 27062306a36Sopenharmony_ci /* 27162306a36Sopenharmony_ci * The Armada 370 has an erratum preventing the use of 27262306a36Sopenharmony_ci * the standard workflow for CPU idle support (relying 27362306a36Sopenharmony_ci * on the BootROM code to enter/exit idle state). 27462306a36Sopenharmony_ci * Reserve some amount of the crypto SRAM to put the 27562306a36Sopenharmony_ci * cpuidle workaround. 27662306a36Sopenharmony_ci */ 27762306a36Sopenharmony_ci idle-sram@0 { 27862306a36Sopenharmony_ci reg = <0x0 0x20>; 27962306a36Sopenharmony_ci }; 28062306a36Sopenharmony_ci }; 28162306a36Sopenharmony_ci }; 28262306a36Sopenharmony_ci}; 28362306a36Sopenharmony_ci 28462306a36Sopenharmony_ci/* 28562306a36Sopenharmony_ci * Default UART pinctrl setting without RTS/CTS, can be overwritten on 28662306a36Sopenharmony_ci * board level if a different configuration is used. 28762306a36Sopenharmony_ci */ 28862306a36Sopenharmony_ci 28962306a36Sopenharmony_ci&uart0 { 29062306a36Sopenharmony_ci pinctrl-0 = <&uart0_pins>; 29162306a36Sopenharmony_ci pinctrl-names = "default"; 29262306a36Sopenharmony_ci}; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci&uart1 { 29562306a36Sopenharmony_ci pinctrl-0 = <&uart1_pins>; 29662306a36Sopenharmony_ci pinctrl-names = "default"; 29762306a36Sopenharmony_ci}; 29862306a36Sopenharmony_ci 29962306a36Sopenharmony_ci&i2c0 { 30062306a36Sopenharmony_ci reg = <0x11000 0x20>; 30162306a36Sopenharmony_ci}; 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci&i2c1 { 30462306a36Sopenharmony_ci reg = <0x11100 0x20>; 30562306a36Sopenharmony_ci}; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci&mpic { 30862306a36Sopenharmony_ci reg = <0x20a00 0x1d0>, <0x21870 0x58>; 30962306a36Sopenharmony_ci}; 31062306a36Sopenharmony_ci 31162306a36Sopenharmony_ci&timer { 31262306a36Sopenharmony_ci compatible = "marvell,armada-370-timer"; 31362306a36Sopenharmony_ci clocks = <&coreclk 2>; 31462306a36Sopenharmony_ci}; 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci&watchdog { 31762306a36Sopenharmony_ci compatible = "marvell,armada-370-wdt"; 31862306a36Sopenharmony_ci clocks = <&coreclk 2>; 31962306a36Sopenharmony_ci}; 32062306a36Sopenharmony_ci 32162306a36Sopenharmony_ci&usb0 { 32262306a36Sopenharmony_ci clocks = <&coreclk 0>; 32362306a36Sopenharmony_ci}; 32462306a36Sopenharmony_ci 32562306a36Sopenharmony_ci&usb1 { 32662306a36Sopenharmony_ci clocks = <&coreclk 0>; 32762306a36Sopenharmony_ci}; 32862306a36Sopenharmony_ci 32962306a36Sopenharmony_cið0 { 33062306a36Sopenharmony_ci compatible = "marvell,armada-370-neta"; 33162306a36Sopenharmony_ci}; 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_cið1 { 33462306a36Sopenharmony_ci compatible = "marvell,armada-370-neta"; 33562306a36Sopenharmony_ci}; 33662306a36Sopenharmony_ci 33762306a36Sopenharmony_ci&pinctrl { 33862306a36Sopenharmony_ci compatible = "marvell,mv88f6710-pinctrl"; 33962306a36Sopenharmony_ci 34062306a36Sopenharmony_ci spi0_pins1: spi0-pins1 { 34162306a36Sopenharmony_ci marvell,pins = "mpp33", "mpp34", 34262306a36Sopenharmony_ci "mpp35", "mpp36"; 34362306a36Sopenharmony_ci marvell,function = "spi0"; 34462306a36Sopenharmony_ci }; 34562306a36Sopenharmony_ci 34662306a36Sopenharmony_ci spi0_pins2: spi0_pins2 { 34762306a36Sopenharmony_ci marvell,pins = "mpp32", "mpp63", 34862306a36Sopenharmony_ci "mpp64", "mpp65"; 34962306a36Sopenharmony_ci marvell,function = "spi0"; 35062306a36Sopenharmony_ci }; 35162306a36Sopenharmony_ci 35262306a36Sopenharmony_ci spi1_pins: spi1-pins { 35362306a36Sopenharmony_ci marvell,pins = "mpp49", "mpp50", 35462306a36Sopenharmony_ci "mpp51", "mpp52"; 35562306a36Sopenharmony_ci marvell,function = "spi1"; 35662306a36Sopenharmony_ci }; 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_ci uart0_pins: uart0-pins { 35962306a36Sopenharmony_ci marvell,pins = "mpp0", "mpp1"; 36062306a36Sopenharmony_ci marvell,function = "uart0"; 36162306a36Sopenharmony_ci }; 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_ci uart1_pins: uart1-pins { 36462306a36Sopenharmony_ci marvell,pins = "mpp41", "mpp42"; 36562306a36Sopenharmony_ci marvell,function = "uart1"; 36662306a36Sopenharmony_ci }; 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci sdio_pins1: sdio-pins1 { 36962306a36Sopenharmony_ci marvell,pins = "mpp9", "mpp11", "mpp12", 37062306a36Sopenharmony_ci "mpp13", "mpp14", "mpp15"; 37162306a36Sopenharmony_ci marvell,function = "sd0"; 37262306a36Sopenharmony_ci }; 37362306a36Sopenharmony_ci 37462306a36Sopenharmony_ci sdio_pins2: sdio-pins2 { 37562306a36Sopenharmony_ci marvell,pins = "mpp47", "mpp48", "mpp49", 37662306a36Sopenharmony_ci "mpp50", "mpp51", "mpp52"; 37762306a36Sopenharmony_ci marvell,function = "sd0"; 37862306a36Sopenharmony_ci }; 37962306a36Sopenharmony_ci 38062306a36Sopenharmony_ci sdio_pins3: sdio-pins3 { 38162306a36Sopenharmony_ci marvell,pins = "mpp48", "mpp49", "mpp50", 38262306a36Sopenharmony_ci "mpp51", "mpp52", "mpp53"; 38362306a36Sopenharmony_ci marvell,function = "sd0"; 38462306a36Sopenharmony_ci }; 38562306a36Sopenharmony_ci 38662306a36Sopenharmony_ci i2c0_pins: i2c0-pins { 38762306a36Sopenharmony_ci marvell,pins = "mpp2", "mpp3"; 38862306a36Sopenharmony_ci marvell,function = "i2c0"; 38962306a36Sopenharmony_ci }; 39062306a36Sopenharmony_ci 39162306a36Sopenharmony_ci i2s_pins1: i2s-pins1 { 39262306a36Sopenharmony_ci marvell,pins = "mpp5", "mpp6", "mpp7", 39362306a36Sopenharmony_ci "mpp8", "mpp9", "mpp10", 39462306a36Sopenharmony_ci "mpp12", "mpp13"; 39562306a36Sopenharmony_ci marvell,function = "audio"; 39662306a36Sopenharmony_ci }; 39762306a36Sopenharmony_ci 39862306a36Sopenharmony_ci i2s_pins2: i2s-pins2 { 39962306a36Sopenharmony_ci marvell,pins = "mpp49", "mpp47", "mpp50", 40062306a36Sopenharmony_ci "mpp59", "mpp57", "mpp61", 40162306a36Sopenharmony_ci "mpp62", "mpp60", "mpp58"; 40262306a36Sopenharmony_ci marvell,function = "audio"; 40362306a36Sopenharmony_ci }; 40462306a36Sopenharmony_ci 40562306a36Sopenharmony_ci mdio_pins: mdio-pins { 40662306a36Sopenharmony_ci marvell,pins = "mpp17", "mpp18"; 40762306a36Sopenharmony_ci marvell,function = "ge"; 40862306a36Sopenharmony_ci }; 40962306a36Sopenharmony_ci 41062306a36Sopenharmony_ci ge0_rgmii_pins: ge0-rgmii-pins { 41162306a36Sopenharmony_ci marvell,pins = "mpp5", "mpp6", "mpp7", "mpp8", 41262306a36Sopenharmony_ci "mpp9", "mpp10", "mpp11", "mpp12", 41362306a36Sopenharmony_ci "mpp13", "mpp14", "mpp15", "mpp16"; 41462306a36Sopenharmony_ci marvell,function = "ge0"; 41562306a36Sopenharmony_ci }; 41662306a36Sopenharmony_ci 41762306a36Sopenharmony_ci ge1_rgmii_pins: ge1-rgmii-pins { 41862306a36Sopenharmony_ci marvell,pins = "mpp19", "mpp20", "mpp21", "mpp22", 41962306a36Sopenharmony_ci "mpp23", "mpp24", "mpp25", "mpp26", 42062306a36Sopenharmony_ci "mpp27", "mpp28", "mpp29", "mpp30"; 42162306a36Sopenharmony_ci marvell,function = "ge1"; 42262306a36Sopenharmony_ci }; 42362306a36Sopenharmony_ci}; 42462306a36Sopenharmony_ci 42562306a36Sopenharmony_ci/* 42662306a36Sopenharmony_ci * Default SPI pinctrl setting, can be overwritten on 42762306a36Sopenharmony_ci * board level if a different configuration is used. 42862306a36Sopenharmony_ci */ 42962306a36Sopenharmony_ci&spi0 { 43062306a36Sopenharmony_ci compatible = "marvell,armada-370-spi", "marvell,orion-spi"; 43162306a36Sopenharmony_ci pinctrl-0 = <&spi0_pins1>; 43262306a36Sopenharmony_ci pinctrl-names = "default"; 43362306a36Sopenharmony_ci}; 43462306a36Sopenharmony_ci 43562306a36Sopenharmony_ci&spi1 { 43662306a36Sopenharmony_ci compatible = "marvell,armada-370-spi", "marvell,orion-spi"; 43762306a36Sopenharmony_ci pinctrl-0 = <&spi1_pins>; 43862306a36Sopenharmony_ci pinctrl-names = "default"; 43962306a36Sopenharmony_ci}; 440