162306a36Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Device Tree Include file for Marvell Armada 370 and Armada XP SoC 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 2012 Marvell 662306a36Sopenharmony_ci * 762306a36Sopenharmony_ci * Lior Amsalem <alior@marvell.com> 862306a36Sopenharmony_ci * Gregory CLEMENT <gregory.clement@free-electrons.com> 962306a36Sopenharmony_ci * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> 1062306a36Sopenharmony_ci * Ben Dooks <ben.dooks@codethink.co.uk> 1162306a36Sopenharmony_ci * 1262306a36Sopenharmony_ci * This file contains the definitions that are common to the Armada 1362306a36Sopenharmony_ci * 370 and Armada XP SoC. 1462306a36Sopenharmony_ci */ 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci#define MBUS_ID(target,attributes) (((target) << 24) | ((attributes) << 16)) 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci/ { 1962306a36Sopenharmony_ci model = "Marvell Armada 370 and XP SoC"; 2062306a36Sopenharmony_ci compatible = "marvell,armada-370-xp"; 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci aliases { 2362306a36Sopenharmony_ci serial0 = &uart0; 2462306a36Sopenharmony_ci serial1 = &uart1; 2562306a36Sopenharmony_ci }; 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci cpus { 2862306a36Sopenharmony_ci #address-cells = <1>; 2962306a36Sopenharmony_ci #size-cells = <0>; 3062306a36Sopenharmony_ci cpu@0 { 3162306a36Sopenharmony_ci compatible = "marvell,sheeva-v7"; 3262306a36Sopenharmony_ci device_type = "cpu"; 3362306a36Sopenharmony_ci reg = <0>; 3462306a36Sopenharmony_ci }; 3562306a36Sopenharmony_ci }; 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci pmu { 3862306a36Sopenharmony_ci compatible = "arm,cortex-a9-pmu"; 3962306a36Sopenharmony_ci interrupts-extended = <&mpic 3>; 4062306a36Sopenharmony_ci }; 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci soc { 4362306a36Sopenharmony_ci #address-cells = <2>; 4462306a36Sopenharmony_ci #size-cells = <1>; 4562306a36Sopenharmony_ci controller = <&mbusc>; 4662306a36Sopenharmony_ci interrupt-parent = <&mpic>; 4762306a36Sopenharmony_ci pcie-mem-aperture = <0xf8000000 0x7e00000>; 4862306a36Sopenharmony_ci pcie-io-aperture = <0xffe00000 0x100000>; 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci devbus_bootcs: devbus-bootcs { 5162306a36Sopenharmony_ci compatible = "marvell,mvebu-devbus"; 5262306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10400 0x8>; 5362306a36Sopenharmony_ci ranges = <0 MBUS_ID(0x01, 0x2f) 0 0xffffffff>; 5462306a36Sopenharmony_ci #address-cells = <1>; 5562306a36Sopenharmony_ci #size-cells = <1>; 5662306a36Sopenharmony_ci clocks = <&coreclk 0>; 5762306a36Sopenharmony_ci status = "disabled"; 5862306a36Sopenharmony_ci }; 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci devbus_cs0: devbus-cs0 { 6162306a36Sopenharmony_ci compatible = "marvell,mvebu-devbus"; 6262306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10408 0x8>; 6362306a36Sopenharmony_ci ranges = <0 MBUS_ID(0x01, 0x3e) 0 0xffffffff>; 6462306a36Sopenharmony_ci #address-cells = <1>; 6562306a36Sopenharmony_ci #size-cells = <1>; 6662306a36Sopenharmony_ci clocks = <&coreclk 0>; 6762306a36Sopenharmony_ci status = "disabled"; 6862306a36Sopenharmony_ci }; 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci devbus_cs1: devbus-cs1 { 7162306a36Sopenharmony_ci compatible = "marvell,mvebu-devbus"; 7262306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10410 0x8>; 7362306a36Sopenharmony_ci ranges = <0 MBUS_ID(0x01, 0x3d) 0 0xffffffff>; 7462306a36Sopenharmony_ci #address-cells = <1>; 7562306a36Sopenharmony_ci #size-cells = <1>; 7662306a36Sopenharmony_ci clocks = <&coreclk 0>; 7762306a36Sopenharmony_ci status = "disabled"; 7862306a36Sopenharmony_ci }; 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci devbus_cs2: devbus-cs2 { 8162306a36Sopenharmony_ci compatible = "marvell,mvebu-devbus"; 8262306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10418 0x8>; 8362306a36Sopenharmony_ci ranges = <0 MBUS_ID(0x01, 0x3b) 0 0xffffffff>; 8462306a36Sopenharmony_ci #address-cells = <1>; 8562306a36Sopenharmony_ci #size-cells = <1>; 8662306a36Sopenharmony_ci clocks = <&coreclk 0>; 8762306a36Sopenharmony_ci status = "disabled"; 8862306a36Sopenharmony_ci }; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci devbus_cs3: devbus-cs3 { 9162306a36Sopenharmony_ci compatible = "marvell,mvebu-devbus"; 9262306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10420 0x8>; 9362306a36Sopenharmony_ci ranges = <0 MBUS_ID(0x01, 0x37) 0 0xffffffff>; 9462306a36Sopenharmony_ci #address-cells = <1>; 9562306a36Sopenharmony_ci #size-cells = <1>; 9662306a36Sopenharmony_ci clocks = <&coreclk 0>; 9762306a36Sopenharmony_ci status = "disabled"; 9862306a36Sopenharmony_ci }; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci internal-regs { 10162306a36Sopenharmony_ci compatible = "simple-bus"; 10262306a36Sopenharmony_ci #address-cells = <1>; 10362306a36Sopenharmony_ci #size-cells = <1>; 10462306a36Sopenharmony_ci ranges = <0 MBUS_ID(0xf0, 0x01) 0 0x100000>; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci rtc: rtc@10300 { 10762306a36Sopenharmony_ci compatible = "marvell,orion-rtc"; 10862306a36Sopenharmony_ci reg = <0x10300 0x20>; 10962306a36Sopenharmony_ci interrupts = <50>; 11062306a36Sopenharmony_ci }; 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci i2c0: i2c@11000 { 11362306a36Sopenharmony_ci compatible = "marvell,mv64xxx-i2c"; 11462306a36Sopenharmony_ci #address-cells = <1>; 11562306a36Sopenharmony_ci #size-cells = <0>; 11662306a36Sopenharmony_ci interrupts = <31>; 11762306a36Sopenharmony_ci clocks = <&coreclk 0>; 11862306a36Sopenharmony_ci status = "disabled"; 11962306a36Sopenharmony_ci }; 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci i2c1: i2c@11100 { 12262306a36Sopenharmony_ci compatible = "marvell,mv64xxx-i2c"; 12362306a36Sopenharmony_ci #address-cells = <1>; 12462306a36Sopenharmony_ci #size-cells = <0>; 12562306a36Sopenharmony_ci interrupts = <32>; 12662306a36Sopenharmony_ci clocks = <&coreclk 0>; 12762306a36Sopenharmony_ci status = "disabled"; 12862306a36Sopenharmony_ci }; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci uart0: serial@12000 { 13162306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 13262306a36Sopenharmony_ci reg = <0x12000 0x100>; 13362306a36Sopenharmony_ci reg-shift = <2>; 13462306a36Sopenharmony_ci interrupts = <41>; 13562306a36Sopenharmony_ci reg-io-width = <1>; 13662306a36Sopenharmony_ci clocks = <&coreclk 0>; 13762306a36Sopenharmony_ci status = "disabled"; 13862306a36Sopenharmony_ci }; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci uart1: serial@12100 { 14162306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 14262306a36Sopenharmony_ci reg = <0x12100 0x100>; 14362306a36Sopenharmony_ci reg-shift = <2>; 14462306a36Sopenharmony_ci interrupts = <42>; 14562306a36Sopenharmony_ci reg-io-width = <1>; 14662306a36Sopenharmony_ci clocks = <&coreclk 0>; 14762306a36Sopenharmony_ci status = "disabled"; 14862306a36Sopenharmony_ci }; 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci pinctrl: pin-ctrl@18000 { 15162306a36Sopenharmony_ci reg = <0x18000 0x38>; 15262306a36Sopenharmony_ci }; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci coredivclk: corediv-clock@18740 { 15562306a36Sopenharmony_ci compatible = "marvell,armada-370-corediv-clock"; 15662306a36Sopenharmony_ci reg = <0x18740 0xc>; 15762306a36Sopenharmony_ci #clock-cells = <1>; 15862306a36Sopenharmony_ci clocks = <&mainpll>; 15962306a36Sopenharmony_ci clock-output-names = "nand"; 16062306a36Sopenharmony_ci }; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci mbusc: mbus-controller@20000 { 16362306a36Sopenharmony_ci compatible = "marvell,mbus-controller"; 16462306a36Sopenharmony_ci reg = <0x20000 0x100>, <0x20180 0x20>, 16562306a36Sopenharmony_ci <0x20250 0x8>; 16662306a36Sopenharmony_ci }; 16762306a36Sopenharmony_ci 16862306a36Sopenharmony_ci mpic: interrupt-controller@20a00 { 16962306a36Sopenharmony_ci compatible = "marvell,mpic"; 17062306a36Sopenharmony_ci #interrupt-cells = <1>; 17162306a36Sopenharmony_ci #size-cells = <1>; 17262306a36Sopenharmony_ci interrupt-controller; 17362306a36Sopenharmony_ci msi-controller; 17462306a36Sopenharmony_ci }; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci coherencyfab: coherency-fabric@20200 { 17762306a36Sopenharmony_ci compatible = "marvell,coherency-fabric"; 17862306a36Sopenharmony_ci reg = <0x20200 0xb0>, <0x21010 0x1c>; 17962306a36Sopenharmony_ci }; 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci timer: timer@20300 { 18262306a36Sopenharmony_ci reg = <0x20300 0x30>, <0x21040 0x30>; 18362306a36Sopenharmony_ci interrupts = <37>, <38>, <39>, <40>, <5>, <6>; 18462306a36Sopenharmony_ci }; 18562306a36Sopenharmony_ci 18662306a36Sopenharmony_ci watchdog: watchdog@20300 { 18762306a36Sopenharmony_ci reg = <0x20300 0x34>, <0x20704 0x4>; 18862306a36Sopenharmony_ci }; 18962306a36Sopenharmony_ci 19062306a36Sopenharmony_ci cpurst: cpurst@20800 { 19162306a36Sopenharmony_ci compatible = "marvell,armada-370-cpu-reset"; 19262306a36Sopenharmony_ci reg = <0x20800 0x8>; 19362306a36Sopenharmony_ci }; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci pmsu: pmsu@22000 { 19662306a36Sopenharmony_ci compatible = "marvell,armada-370-pmsu"; 19762306a36Sopenharmony_ci reg = <0x22000 0x1000>; 19862306a36Sopenharmony_ci }; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci usb0: usb@50000 { 20162306a36Sopenharmony_ci compatible = "marvell,orion-ehci"; 20262306a36Sopenharmony_ci reg = <0x50000 0x500>; 20362306a36Sopenharmony_ci interrupts = <45>; 20462306a36Sopenharmony_ci status = "disabled"; 20562306a36Sopenharmony_ci }; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci usb1: usb@51000 { 20862306a36Sopenharmony_ci compatible = "marvell,orion-ehci"; 20962306a36Sopenharmony_ci reg = <0x51000 0x500>; 21062306a36Sopenharmony_ci interrupts = <46>; 21162306a36Sopenharmony_ci status = "disabled"; 21262306a36Sopenharmony_ci }; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci eth0: ethernet@70000 { 21562306a36Sopenharmony_ci reg = <0x70000 0x4000>; 21662306a36Sopenharmony_ci interrupts = <8>; 21762306a36Sopenharmony_ci clocks = <&gateclk 4>; 21862306a36Sopenharmony_ci status = "disabled"; 21962306a36Sopenharmony_ci }; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci mdio: mdio@72004 { 22262306a36Sopenharmony_ci #address-cells = <1>; 22362306a36Sopenharmony_ci #size-cells = <0>; 22462306a36Sopenharmony_ci compatible = "marvell,orion-mdio"; 22562306a36Sopenharmony_ci reg = <0x72004 0x4>; 22662306a36Sopenharmony_ci clocks = <&gateclk 4>; 22762306a36Sopenharmony_ci }; 22862306a36Sopenharmony_ci 22962306a36Sopenharmony_ci eth1: ethernet@74000 { 23062306a36Sopenharmony_ci reg = <0x74000 0x4000>; 23162306a36Sopenharmony_ci interrupts = <10>; 23262306a36Sopenharmony_ci clocks = <&gateclk 3>; 23362306a36Sopenharmony_ci status = "disabled"; 23462306a36Sopenharmony_ci }; 23562306a36Sopenharmony_ci 23662306a36Sopenharmony_ci sata: sata@a0000 { 23762306a36Sopenharmony_ci compatible = "marvell,armada-370-sata"; 23862306a36Sopenharmony_ci reg = <0xa0000 0x5000>; 23962306a36Sopenharmony_ci interrupts = <55>; 24062306a36Sopenharmony_ci clocks = <&gateclk 15>, <&gateclk 30>; 24162306a36Sopenharmony_ci clock-names = "0", "1"; 24262306a36Sopenharmony_ci status = "disabled"; 24362306a36Sopenharmony_ci }; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci nand_controller: nand-controller@d0000 { 24662306a36Sopenharmony_ci compatible = "marvell,armada370-nand-controller"; 24762306a36Sopenharmony_ci reg = <0xd0000 0x54>; 24862306a36Sopenharmony_ci #address-cells = <1>; 24962306a36Sopenharmony_ci #size-cells = <0>; 25062306a36Sopenharmony_ci interrupts = <113>; 25162306a36Sopenharmony_ci clocks = <&coredivclk 0>; 25262306a36Sopenharmony_ci status = "disabled"; 25362306a36Sopenharmony_ci }; 25462306a36Sopenharmony_ci 25562306a36Sopenharmony_ci sdio: mvsdio@d4000 { 25662306a36Sopenharmony_ci compatible = "marvell,orion-sdio"; 25762306a36Sopenharmony_ci reg = <0xd4000 0x200>; 25862306a36Sopenharmony_ci interrupts = <54>; 25962306a36Sopenharmony_ci clocks = <&gateclk 17>; 26062306a36Sopenharmony_ci bus-width = <4>; 26162306a36Sopenharmony_ci cap-sdio-irq; 26262306a36Sopenharmony_ci cap-sd-highspeed; 26362306a36Sopenharmony_ci cap-mmc-highspeed; 26462306a36Sopenharmony_ci status = "disabled"; 26562306a36Sopenharmony_ci }; 26662306a36Sopenharmony_ci }; 26762306a36Sopenharmony_ci 26862306a36Sopenharmony_ci spi0: spi@10600 { 26962306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10600 0x28>, /* control */ 27062306a36Sopenharmony_ci <MBUS_ID(0x01, 0x1e) 0 0xffffffff>, /* CS0 */ 27162306a36Sopenharmony_ci <MBUS_ID(0x01, 0x5e) 0 0xffffffff>, /* CS1 */ 27262306a36Sopenharmony_ci <MBUS_ID(0x01, 0x9e) 0 0xffffffff>, /* CS2 */ 27362306a36Sopenharmony_ci <MBUS_ID(0x01, 0xde) 0 0xffffffff>, /* CS3 */ 27462306a36Sopenharmony_ci <MBUS_ID(0x01, 0x1f) 0 0xffffffff>, /* CS4 */ 27562306a36Sopenharmony_ci <MBUS_ID(0x01, 0x5f) 0 0xffffffff>, /* CS5 */ 27662306a36Sopenharmony_ci <MBUS_ID(0x01, 0x9f) 0 0xffffffff>, /* CS6 */ 27762306a36Sopenharmony_ci <MBUS_ID(0x01, 0xdf) 0 0xffffffff>; /* CS7 */ 27862306a36Sopenharmony_ci #address-cells = <1>; 27962306a36Sopenharmony_ci #size-cells = <0>; 28062306a36Sopenharmony_ci cell-index = <0>; 28162306a36Sopenharmony_ci interrupts = <30>; 28262306a36Sopenharmony_ci clocks = <&coreclk 0>; 28362306a36Sopenharmony_ci status = "disabled"; 28462306a36Sopenharmony_ci }; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci spi1: spi@10680 { 28762306a36Sopenharmony_ci reg = <MBUS_ID(0xf0, 0x01) 0x10680 0x28>, /* control */ 28862306a36Sopenharmony_ci <MBUS_ID(0x01, 0x1a) 0 0xffffffff>, /* CS0 */ 28962306a36Sopenharmony_ci <MBUS_ID(0x01, 0x5a) 0 0xffffffff>, /* CS1 */ 29062306a36Sopenharmony_ci <MBUS_ID(0x01, 0x9a) 0 0xffffffff>, /* CS2 */ 29162306a36Sopenharmony_ci <MBUS_ID(0x01, 0xda) 0 0xffffffff>, /* CS3 */ 29262306a36Sopenharmony_ci <MBUS_ID(0x01, 0x1b) 0 0xffffffff>, /* CS4 */ 29362306a36Sopenharmony_ci <MBUS_ID(0x01, 0x5b) 0 0xffffffff>, /* CS5 */ 29462306a36Sopenharmony_ci <MBUS_ID(0x01, 0x9b) 0 0xffffffff>, /* CS6 */ 29562306a36Sopenharmony_ci <MBUS_ID(0x01, 0xdb) 0 0xffffffff>; /* CS7 */ 29662306a36Sopenharmony_ci #address-cells = <1>; 29762306a36Sopenharmony_ci #size-cells = <0>; 29862306a36Sopenharmony_ci cell-index = <1>; 29962306a36Sopenharmony_ci interrupts = <92>; 30062306a36Sopenharmony_ci clocks = <&coreclk 0>; 30162306a36Sopenharmony_ci status = "disabled"; 30262306a36Sopenharmony_ci }; 30362306a36Sopenharmony_ci }; 30462306a36Sopenharmony_ci 30562306a36Sopenharmony_ci clocks { 30662306a36Sopenharmony_ci /* 2 GHz fixed main PLL */ 30762306a36Sopenharmony_ci mainpll: mainpll { 30862306a36Sopenharmony_ci compatible = "fixed-clock"; 30962306a36Sopenharmony_ci #clock-cells = <0>; 31062306a36Sopenharmony_ci clock-frequency = <2000000000>; 31162306a36Sopenharmony_ci }; 31262306a36Sopenharmony_ci }; 31362306a36Sopenharmony_ci }; 314