162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
262306a36Sopenharmony_ci/*
362306a36Sopenharmony_ci * Copyright (c) 2015 HiSilicon Technologies Co., Ltd.
462306a36Sopenharmony_ci */
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci#include <dt-bindings/clock/hi3519-clock.h>
762306a36Sopenharmony_ci#include <dt-bindings/interrupt-controller/arm-gic.h>
862306a36Sopenharmony_ci/ {
962306a36Sopenharmony_ci	#address-cells = <1>;
1062306a36Sopenharmony_ci	#size-cells = <1>;
1162306a36Sopenharmony_ci	chosen { };
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ci	cpus {
1462306a36Sopenharmony_ci		#address-cells = <1>;
1562306a36Sopenharmony_ci		#size-cells = <0>;
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci		cpu@0 {
1862306a36Sopenharmony_ci			device_type = "cpu";
1962306a36Sopenharmony_ci			compatible = "arm,cortex-a7";
2062306a36Sopenharmony_ci			reg = <0>;
2162306a36Sopenharmony_ci		};
2262306a36Sopenharmony_ci	};
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ci	gic: interrupt-controller@10300000 {
2562306a36Sopenharmony_ci		compatible = "arm,cortex-a7-gic";
2662306a36Sopenharmony_ci		#interrupt-cells = <3>;
2762306a36Sopenharmony_ci		interrupt-controller;
2862306a36Sopenharmony_ci		reg = <0x10301000 0x1000>, <0x10302000 0x1000>;
2962306a36Sopenharmony_ci	};
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci	clk_3m: clk_3m {
3262306a36Sopenharmony_ci		compatible = "fixed-clock";
3362306a36Sopenharmony_ci		#clock-cells = <0>;
3462306a36Sopenharmony_ci		clock-frequency = <3000000>;
3562306a36Sopenharmony_ci	};
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci	crg: clock-reset-controller@12010000 {
3862306a36Sopenharmony_ci		compatible = "hisilicon,hi3519-crg";
3962306a36Sopenharmony_ci		#clock-cells = <1>;
4062306a36Sopenharmony_ci		#reset-cells = <2>;
4162306a36Sopenharmony_ci		reg = <0x12010000 0x10000>;
4262306a36Sopenharmony_ci	};
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci	soc {
4562306a36Sopenharmony_ci		#address-cells = <1>;
4662306a36Sopenharmony_ci		#size-cells = <1>;
4762306a36Sopenharmony_ci		compatible = "simple-bus";
4862306a36Sopenharmony_ci		interrupt-parent = <&gic>;
4962306a36Sopenharmony_ci		ranges;
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci		uart0: serial@12100000 {
5262306a36Sopenharmony_ci			compatible = "arm,pl011", "arm,primecell";
5362306a36Sopenharmony_ci			reg = <0x12100000 0x1000>;
5462306a36Sopenharmony_ci			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
5562306a36Sopenharmony_ci			clocks = <&crg HI3519_UART0_CLK>, <&crg HI3519_UART0_CLK>;
5662306a36Sopenharmony_ci			clock-names = "uartclk", "apb_pclk";
5762306a36Sopenharmony_ci			status = "disabled";
5862306a36Sopenharmony_ci		};
5962306a36Sopenharmony_ci
6062306a36Sopenharmony_ci		uart1: serial@12101000 {
6162306a36Sopenharmony_ci			compatible = "arm,pl011", "arm,primecell";
6262306a36Sopenharmony_ci			reg = <0x12101000 0x1000>;
6362306a36Sopenharmony_ci			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
6462306a36Sopenharmony_ci			clocks = <&crg HI3519_UART1_CLK>, <&crg HI3519_UART1_CLK>;
6562306a36Sopenharmony_ci			clock-names = "uartclk", "apb_pclk";
6662306a36Sopenharmony_ci			status = "disabled";
6762306a36Sopenharmony_ci		};
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci		uart2: serial@12102000 {
7062306a36Sopenharmony_ci			compatible = "arm,pl011", "arm,primecell";
7162306a36Sopenharmony_ci			reg = <0x12102000 0x1000>;
7262306a36Sopenharmony_ci			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
7362306a36Sopenharmony_ci			clocks = <&crg HI3519_UART2_CLK>, <&crg HI3519_UART2_CLK>;
7462306a36Sopenharmony_ci			clock-names = "uartclk", "apb_pclk";
7562306a36Sopenharmony_ci			status = "disabled";
7662306a36Sopenharmony_ci		};
7762306a36Sopenharmony_ci
7862306a36Sopenharmony_ci		uart3: serial@12103000 {
7962306a36Sopenharmony_ci			compatible = "arm,pl011", "arm,primecell";
8062306a36Sopenharmony_ci			reg = <0x12103000 0x1000>;
8162306a36Sopenharmony_ci			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
8262306a36Sopenharmony_ci			clocks = <&crg HI3519_UART3_CLK>, <&crg HI3519_UART3_CLK>;
8362306a36Sopenharmony_ci			clock-names = "uartclk", "apb_pclk";
8462306a36Sopenharmony_ci			status = "disabled";
8562306a36Sopenharmony_ci		};
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci		uart4: serial@12104000 {
8862306a36Sopenharmony_ci			compatible = "arm,pl011", "arm,primecell";
8962306a36Sopenharmony_ci			reg = <0x12104000 0x1000>;
9062306a36Sopenharmony_ci			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
9162306a36Sopenharmony_ci			clocks = <&crg HI3519_UART4_CLK>, <&crg HI3519_UART4_CLK>;
9262306a36Sopenharmony_ci			clock-names = "uartclk", "apb_pclk";
9362306a36Sopenharmony_ci			status = "disabled";
9462306a36Sopenharmony_ci		};
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci		dual_timer0: timer@12000000 {
9762306a36Sopenharmony_ci			compatible = "arm,sp804", "arm,primecell";
9862306a36Sopenharmony_ci			interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>,
9962306a36Sopenharmony_ci				     <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
10062306a36Sopenharmony_ci			reg = <0x12000000 0x1000>;
10162306a36Sopenharmony_ci			clocks = <&clk_3m>;
10262306a36Sopenharmony_ci			clock-names = "apb_pclk";
10362306a36Sopenharmony_ci			status = "disabled";
10462306a36Sopenharmony_ci		};
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci		dual_timer1: timer@12001000 {
10762306a36Sopenharmony_ci			compatible = "arm,sp804", "arm,primecell";
10862306a36Sopenharmony_ci			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
10962306a36Sopenharmony_ci				     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
11062306a36Sopenharmony_ci			reg = <0x12001000 0x1000>;
11162306a36Sopenharmony_ci			clocks = <&clk_3m>;
11262306a36Sopenharmony_ci			clock-names = "apb_pclk";
11362306a36Sopenharmony_ci			status = "disabled";
11462306a36Sopenharmony_ci		};
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci		dual_timer2: timer@12002000 {
11762306a36Sopenharmony_ci			compatible = "arm,sp804", "arm,primecell";
11862306a36Sopenharmony_ci			interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
11962306a36Sopenharmony_ci				     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
12062306a36Sopenharmony_ci			reg = <0x12002000 0x1000>;
12162306a36Sopenharmony_ci			clocks = <&clk_3m>;
12262306a36Sopenharmony_ci			clock-names = "apb_pclk";
12362306a36Sopenharmony_ci			status = "disabled";
12462306a36Sopenharmony_ci		};
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ci		spi_bus0: spi@12120000 {
12762306a36Sopenharmony_ci			compatible = "arm,pl022", "arm,primecell";
12862306a36Sopenharmony_ci			reg = <0x12120000 0x1000>;
12962306a36Sopenharmony_ci			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
13062306a36Sopenharmony_ci			clocks = <&crg HI3519_SPI0_CLK>, <&crg HI3519_SPI0_CLK>;
13162306a36Sopenharmony_ci			clock-names = "sspclk", "apb_pclk";
13262306a36Sopenharmony_ci			num-cs = <1>;
13362306a36Sopenharmony_ci			#address-cells = <1>;
13462306a36Sopenharmony_ci			#size-cells = <0>;
13562306a36Sopenharmony_ci			status = "disabled";
13662306a36Sopenharmony_ci		};
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci		spi_bus1: spi@12121000 {
13962306a36Sopenharmony_ci			compatible = "arm,pl022", "arm,primecell";
14062306a36Sopenharmony_ci			reg = <0x12121000 0x1000>;
14162306a36Sopenharmony_ci			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
14262306a36Sopenharmony_ci			clocks = <&crg HI3519_SPI1_CLK>, <&crg HI3519_SPI1_CLK>;
14362306a36Sopenharmony_ci			clock-names = "sspclk", "apb_pclk";
14462306a36Sopenharmony_ci			num-cs = <1>;
14562306a36Sopenharmony_ci			#address-cells = <1>;
14662306a36Sopenharmony_ci			#size-cells = <0>;
14762306a36Sopenharmony_ci			status = "disabled";
14862306a36Sopenharmony_ci		};
14962306a36Sopenharmony_ci
15062306a36Sopenharmony_ci		spi_bus2: spi@12122000 {
15162306a36Sopenharmony_ci			compatible = "arm,pl022", "arm,primecell";
15262306a36Sopenharmony_ci			reg = <0x12122000 0x1000>;
15362306a36Sopenharmony_ci			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
15462306a36Sopenharmony_ci			clocks = <&crg HI3519_SPI2_CLK>, <&crg HI3519_SPI2_CLK>;
15562306a36Sopenharmony_ci			clock-names = "sspclk", "apb_pclk";
15662306a36Sopenharmony_ci			num-cs = <1>;
15762306a36Sopenharmony_ci			#address-cells = <1>;
15862306a36Sopenharmony_ci			#size-cells = <0>;
15962306a36Sopenharmony_ci			status = "disabled";
16062306a36Sopenharmony_ci		};
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci		sysctrl: system-controller@12020000 {
16362306a36Sopenharmony_ci			compatible = "hisilicon,hi3519-sysctrl", "syscon";
16462306a36Sopenharmony_ci			reg = <0x12020000 0x1000>;
16562306a36Sopenharmony_ci		};
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci		reboot {
16862306a36Sopenharmony_ci			compatible = "syscon-reboot";
16962306a36Sopenharmony_ci			regmap = <&sysctrl>;
17062306a36Sopenharmony_ci			offset = <0x4>;
17162306a36Sopenharmony_ci			mask = <0xdeadbeef>;
17262306a36Sopenharmony_ci		};
17362306a36Sopenharmony_ci	};
17462306a36Sopenharmony_ci};
175