162306a36Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */ 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com) 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci#ifndef _ASM_ARC_ARCREGS_H 762306a36Sopenharmony_ci#define _ASM_ARC_ARCREGS_H 862306a36Sopenharmony_ci 962306a36Sopenharmony_ci/* Build Configuration Registers */ 1062306a36Sopenharmony_ci#define ARC_REG_AUX_DCCM 0x18 /* DCCM Base Addr ARCv2 */ 1162306a36Sopenharmony_ci#define ARC_REG_ERP_CTRL 0x3F /* ARCv2 Error protection control */ 1262306a36Sopenharmony_ci#define ARC_REG_DCCM_BASE_BUILD 0x61 /* DCCM Base Addr ARCompact */ 1362306a36Sopenharmony_ci#define ARC_REG_CRC_BCR 0x62 1462306a36Sopenharmony_ci#define ARC_REG_VECBASE_BCR 0x68 1562306a36Sopenharmony_ci#define ARC_REG_PERIBASE_BCR 0x69 1662306a36Sopenharmony_ci#define ARC_REG_FP_BCR 0x6B /* ARCompact: Single-Precision FPU */ 1762306a36Sopenharmony_ci#define ARC_REG_DPFP_BCR 0x6C /* ARCompact: Dbl Precision FPU */ 1862306a36Sopenharmony_ci#define ARC_REG_ERP_BUILD 0xc7 /* ARCv2 Error protection Build: ECC/Parity */ 1962306a36Sopenharmony_ci#define ARC_REG_FP_V2_BCR 0xc8 /* ARCv2 FPU */ 2062306a36Sopenharmony_ci#define ARC_REG_SLC_BCR 0xce 2162306a36Sopenharmony_ci#define ARC_REG_DCCM_BUILD 0x74 /* DCCM size (common) */ 2262306a36Sopenharmony_ci#define ARC_REG_AP_BCR 0x76 2362306a36Sopenharmony_ci#define ARC_REG_ICCM_BUILD 0x78 /* ICCM size (common) */ 2462306a36Sopenharmony_ci#define ARC_REG_XY_MEM_BCR 0x79 2562306a36Sopenharmony_ci#define ARC_REG_MAC_BCR 0x7a 2662306a36Sopenharmony_ci#define ARC_REG_MPY_BCR 0x7b 2762306a36Sopenharmony_ci#define ARC_REG_SWAP_BCR 0x7c 2862306a36Sopenharmony_ci#define ARC_REG_NORM_BCR 0x7d 2962306a36Sopenharmony_ci#define ARC_REG_MIXMAX_BCR 0x7e 3062306a36Sopenharmony_ci#define ARC_REG_BARREL_BCR 0x7f 3162306a36Sopenharmony_ci#define ARC_REG_D_UNCACH_BCR 0x6A 3262306a36Sopenharmony_ci#define ARC_REG_BPU_BCR 0xc0 3362306a36Sopenharmony_ci#define ARC_REG_ISA_CFG_BCR 0xc1 3462306a36Sopenharmony_ci#define ARC_REG_LPB_BUILD 0xE9 /* ARCv2 Loop Buffer Build */ 3562306a36Sopenharmony_ci#define ARC_REG_RTT_BCR 0xF2 3662306a36Sopenharmony_ci#define ARC_REG_IRQ_BCR 0xF3 3762306a36Sopenharmony_ci#define ARC_REG_MICRO_ARCH_BCR 0xF9 /* ARCv2 Product revision */ 3862306a36Sopenharmony_ci#define ARC_REG_SMART_BCR 0xFF 3962306a36Sopenharmony_ci#define ARC_REG_CLUSTER_BCR 0xcf 4062306a36Sopenharmony_ci#define ARC_REG_AUX_ICCM 0x208 /* ICCM Base Addr (ARCv2) */ 4162306a36Sopenharmony_ci#define ARC_REG_LPB_CTRL 0x488 /* ARCv2 Loop Buffer control */ 4262306a36Sopenharmony_ci#define ARC_REG_FPU_CTRL 0x300 4362306a36Sopenharmony_ci#define ARC_REG_FPU_STATUS 0x301 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci/* Common for ARCompact and ARCv2 status register */ 4662306a36Sopenharmony_ci#define ARC_REG_STATUS32 0x0A 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci/* status32 Bits Positions */ 4962306a36Sopenharmony_ci#define STATUS_AE_BIT 5 /* Exception active */ 5062306a36Sopenharmony_ci#define STATUS_DE_BIT 6 /* PC is in delay slot */ 5162306a36Sopenharmony_ci#define STATUS_U_BIT 7 /* User/Kernel mode */ 5262306a36Sopenharmony_ci#define STATUS_Z_BIT 11 5362306a36Sopenharmony_ci#define STATUS_L_BIT 12 /* Loop inhibit */ 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci/* These masks correspond to the status word(STATUS_32) bits */ 5662306a36Sopenharmony_ci#define STATUS_AE_MASK (1<<STATUS_AE_BIT) 5762306a36Sopenharmony_ci#define STATUS_DE_MASK (1<<STATUS_DE_BIT) 5862306a36Sopenharmony_ci#define STATUS_U_MASK (1<<STATUS_U_BIT) 5962306a36Sopenharmony_ci#define STATUS_Z_MASK (1<<STATUS_Z_BIT) 6062306a36Sopenharmony_ci#define STATUS_L_MASK (1<<STATUS_L_BIT) 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci/* 6362306a36Sopenharmony_ci * ECR: Exception Cause Reg bits-n-pieces 6462306a36Sopenharmony_ci * [23:16] = Exception Vector 6562306a36Sopenharmony_ci * [15: 8] = Exception Cause Code 6662306a36Sopenharmony_ci * [ 7: 0] = Exception Parameters (for certain types only) 6762306a36Sopenharmony_ci */ 6862306a36Sopenharmony_ci#ifdef CONFIG_ISA_ARCOMPACT 6962306a36Sopenharmony_ci#define ECR_V_MEM_ERR 0x01 7062306a36Sopenharmony_ci#define ECR_V_INSN_ERR 0x02 7162306a36Sopenharmony_ci#define ECR_V_MACH_CHK 0x20 7262306a36Sopenharmony_ci#define ECR_V_ITLB_MISS 0x21 7362306a36Sopenharmony_ci#define ECR_V_DTLB_MISS 0x22 7462306a36Sopenharmony_ci#define ECR_V_PROTV 0x23 7562306a36Sopenharmony_ci#define ECR_V_TRAP 0x25 7662306a36Sopenharmony_ci#else 7762306a36Sopenharmony_ci#define ECR_V_MEM_ERR 0x01 7862306a36Sopenharmony_ci#define ECR_V_INSN_ERR 0x02 7962306a36Sopenharmony_ci#define ECR_V_MACH_CHK 0x03 8062306a36Sopenharmony_ci#define ECR_V_ITLB_MISS 0x04 8162306a36Sopenharmony_ci#define ECR_V_DTLB_MISS 0x05 8262306a36Sopenharmony_ci#define ECR_V_PROTV 0x06 8362306a36Sopenharmony_ci#define ECR_V_TRAP 0x09 8462306a36Sopenharmony_ci#define ECR_V_MISALIGN 0x0d 8562306a36Sopenharmony_ci#endif 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci/* DTLB Miss and Protection Violation Cause Codes */ 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci#define ECR_C_PROTV_INST_FETCH 0x00 9062306a36Sopenharmony_ci#define ECR_C_PROTV_LOAD 0x01 9162306a36Sopenharmony_ci#define ECR_C_PROTV_STORE 0x02 9262306a36Sopenharmony_ci#define ECR_C_PROTV_XCHG 0x03 9362306a36Sopenharmony_ci#define ECR_C_PROTV_MISALIG_DATA 0x04 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci#define ECR_C_BIT_PROTV_MISALIG_DATA 10 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ci/* Machine Check Cause Code Values */ 9862306a36Sopenharmony_ci#define ECR_C_MCHK_DUP_TLB 0x01 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci/* DTLB Miss Exception Cause Code Values */ 10162306a36Sopenharmony_ci#define ECR_C_BIT_DTLB_LD_MISS 8 10262306a36Sopenharmony_ci#define ECR_C_BIT_DTLB_ST_MISS 9 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci/* Auxiliary registers */ 10562306a36Sopenharmony_ci#define AUX_IDENTITY 4 10662306a36Sopenharmony_ci#define AUX_EXEC_CTRL 8 10762306a36Sopenharmony_ci#define AUX_INTR_VEC_BASE 0x25 10862306a36Sopenharmony_ci#define AUX_VOL 0x5e 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci/* 11162306a36Sopenharmony_ci * Floating Pt Registers 11262306a36Sopenharmony_ci * Status regs are read-only (build-time) so need not be saved/restored 11362306a36Sopenharmony_ci */ 11462306a36Sopenharmony_ci#define ARC_AUX_FP_STAT 0x300 11562306a36Sopenharmony_ci#define ARC_AUX_DPFP_1L 0x301 11662306a36Sopenharmony_ci#define ARC_AUX_DPFP_1H 0x302 11762306a36Sopenharmony_ci#define ARC_AUX_DPFP_2L 0x303 11862306a36Sopenharmony_ci#define ARC_AUX_DPFP_2H 0x304 11962306a36Sopenharmony_ci#define ARC_AUX_DPFP_STAT 0x305 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci/* 12262306a36Sopenharmony_ci * DSP-related registers 12362306a36Sopenharmony_ci * Registers names must correspond to dsp_callee_regs structure fields names 12462306a36Sopenharmony_ci * for automatic offset calculation in DSP_AUX_SAVE_RESTORE macros. 12562306a36Sopenharmony_ci */ 12662306a36Sopenharmony_ci#define ARC_AUX_DSP_BUILD 0x7A 12762306a36Sopenharmony_ci#define ARC_AUX_ACC0_LO 0x580 12862306a36Sopenharmony_ci#define ARC_AUX_ACC0_GLO 0x581 12962306a36Sopenharmony_ci#define ARC_AUX_ACC0_HI 0x582 13062306a36Sopenharmony_ci#define ARC_AUX_ACC0_GHI 0x583 13162306a36Sopenharmony_ci#define ARC_AUX_DSP_BFLY0 0x598 13262306a36Sopenharmony_ci#define ARC_AUX_DSP_CTRL 0x59F 13362306a36Sopenharmony_ci#define ARC_AUX_DSP_FFT_CTRL 0x59E 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci#define ARC_AUX_AGU_BUILD 0xCC 13662306a36Sopenharmony_ci#define ARC_AUX_AGU_AP0 0x5C0 13762306a36Sopenharmony_ci#define ARC_AUX_AGU_AP1 0x5C1 13862306a36Sopenharmony_ci#define ARC_AUX_AGU_AP2 0x5C2 13962306a36Sopenharmony_ci#define ARC_AUX_AGU_AP3 0x5C3 14062306a36Sopenharmony_ci#define ARC_AUX_AGU_OS0 0x5D0 14162306a36Sopenharmony_ci#define ARC_AUX_AGU_OS1 0x5D1 14262306a36Sopenharmony_ci#define ARC_AUX_AGU_MOD0 0x5E0 14362306a36Sopenharmony_ci#define ARC_AUX_AGU_MOD1 0x5E1 14462306a36Sopenharmony_ci#define ARC_AUX_AGU_MOD2 0x5E2 14562306a36Sopenharmony_ci#define ARC_AUX_AGU_MOD3 0x5E3 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci#ifndef __ASSEMBLY__ 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci#include <soc/arc/aux.h> 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci/* Helpers */ 15262306a36Sopenharmony_ci#define TO_KB(bytes) ((bytes) >> 10) 15362306a36Sopenharmony_ci#define TO_MB(bytes) (TO_KB(bytes) >> 10) 15462306a36Sopenharmony_ci#define PAGES_TO_KB(n_pages) ((n_pages) << (PAGE_SHIFT - 10)) 15562306a36Sopenharmony_ci#define PAGES_TO_MB(n_pages) (PAGES_TO_KB(n_pages) >> 10) 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci/* 15962306a36Sopenharmony_ci *************************************************************** 16062306a36Sopenharmony_ci * Build Configuration Registers, with encoded hardware config 16162306a36Sopenharmony_ci */ 16262306a36Sopenharmony_cistruct bcr_identity { 16362306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 16462306a36Sopenharmony_ci unsigned int chip_id:16, cpu_id:8, family:8; 16562306a36Sopenharmony_ci#else 16662306a36Sopenharmony_ci unsigned int family:8, cpu_id:8, chip_id:16; 16762306a36Sopenharmony_ci#endif 16862306a36Sopenharmony_ci}; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_cistruct bcr_isa_arcv2 { 17162306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 17262306a36Sopenharmony_ci unsigned int div_rem:4, pad2:4, ldd:1, unalign:1, atomic:1, be:1, 17362306a36Sopenharmony_ci pad1:12, ver:8; 17462306a36Sopenharmony_ci#else 17562306a36Sopenharmony_ci unsigned int ver:8, pad1:12, be:1, atomic:1, unalign:1, 17662306a36Sopenharmony_ci ldd:1, pad2:4, div_rem:4; 17762306a36Sopenharmony_ci#endif 17862306a36Sopenharmony_ci}; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_cistruct bcr_uarch_build { 18162306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 18262306a36Sopenharmony_ci unsigned int pad:8, prod:8, maj:8, min:8; 18362306a36Sopenharmony_ci#else 18462306a36Sopenharmony_ci unsigned int min:8, maj:8, prod:8, pad:8; 18562306a36Sopenharmony_ci#endif 18662306a36Sopenharmony_ci}; 18762306a36Sopenharmony_ci 18862306a36Sopenharmony_cistruct bcr_mmu_3 { 18962306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 19062306a36Sopenharmony_ci unsigned int ver:8, ways:4, sets:4, res:3, sasid:1, pg_sz:4, 19162306a36Sopenharmony_ci u_itlb:4, u_dtlb:4; 19262306a36Sopenharmony_ci#else 19362306a36Sopenharmony_ci unsigned int u_dtlb:4, u_itlb:4, pg_sz:4, sasid:1, res:3, sets:4, 19462306a36Sopenharmony_ci ways:4, ver:8; 19562306a36Sopenharmony_ci#endif 19662306a36Sopenharmony_ci}; 19762306a36Sopenharmony_ci 19862306a36Sopenharmony_cistruct bcr_mmu_4 { 19962306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 20062306a36Sopenharmony_ci unsigned int ver:8, sasid:1, sz1:4, sz0:4, res:2, pae:1, 20162306a36Sopenharmony_ci n_ways:2, n_entry:2, n_super:2, u_itlb:3, u_dtlb:3; 20262306a36Sopenharmony_ci#else 20362306a36Sopenharmony_ci /* DTLB ITLB JES JE JA */ 20462306a36Sopenharmony_ci unsigned int u_dtlb:3, u_itlb:3, n_super:2, n_entry:2, n_ways:2, 20562306a36Sopenharmony_ci pae:1, res:2, sz0:4, sz1:4, sasid:1, ver:8; 20662306a36Sopenharmony_ci#endif 20762306a36Sopenharmony_ci}; 20862306a36Sopenharmony_ci 20962306a36Sopenharmony_cistruct bcr_cache { 21062306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 21162306a36Sopenharmony_ci unsigned int pad:12, line_len:4, sz:4, config:4, ver:8; 21262306a36Sopenharmony_ci#else 21362306a36Sopenharmony_ci unsigned int ver:8, config:4, sz:4, line_len:4, pad:12; 21462306a36Sopenharmony_ci#endif 21562306a36Sopenharmony_ci}; 21662306a36Sopenharmony_ci 21762306a36Sopenharmony_cistruct bcr_slc_cfg { 21862306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 21962306a36Sopenharmony_ci unsigned int pad:24, way:2, lsz:2, sz:4; 22062306a36Sopenharmony_ci#else 22162306a36Sopenharmony_ci unsigned int sz:4, lsz:2, way:2, pad:24; 22262306a36Sopenharmony_ci#endif 22362306a36Sopenharmony_ci}; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_cistruct bcr_clust_cfg { 22662306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 22762306a36Sopenharmony_ci unsigned int pad:7, c:1, num_entries:8, num_cores:8, ver:8; 22862306a36Sopenharmony_ci#else 22962306a36Sopenharmony_ci unsigned int ver:8, num_cores:8, num_entries:8, c:1, pad:7; 23062306a36Sopenharmony_ci#endif 23162306a36Sopenharmony_ci}; 23262306a36Sopenharmony_ci 23362306a36Sopenharmony_cistruct bcr_volatile { 23462306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 23562306a36Sopenharmony_ci unsigned int start:4, limit:4, pad:22, order:1, disable:1; 23662306a36Sopenharmony_ci#else 23762306a36Sopenharmony_ci unsigned int disable:1, order:1, pad:22, limit:4, start:4; 23862306a36Sopenharmony_ci#endif 23962306a36Sopenharmony_ci}; 24062306a36Sopenharmony_ci 24162306a36Sopenharmony_cistruct bcr_mpy { 24262306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 24362306a36Sopenharmony_ci unsigned int pad:8, x1616:8, dsp:4, cycles:2, type:2, ver:8; 24462306a36Sopenharmony_ci#else 24562306a36Sopenharmony_ci unsigned int ver:8, type:2, cycles:2, dsp:4, x1616:8, pad:8; 24662306a36Sopenharmony_ci#endif 24762306a36Sopenharmony_ci}; 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_cistruct bcr_iccm_arcompact { 25062306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 25162306a36Sopenharmony_ci unsigned int base:16, pad:5, sz:3, ver:8; 25262306a36Sopenharmony_ci#else 25362306a36Sopenharmony_ci unsigned int ver:8, sz:3, pad:5, base:16; 25462306a36Sopenharmony_ci#endif 25562306a36Sopenharmony_ci}; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_cistruct bcr_iccm_arcv2 { 25862306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 25962306a36Sopenharmony_ci unsigned int pad:8, sz11:4, sz01:4, sz10:4, sz00:4, ver:8; 26062306a36Sopenharmony_ci#else 26162306a36Sopenharmony_ci unsigned int ver:8, sz00:4, sz10:4, sz01:4, sz11:4, pad:8; 26262306a36Sopenharmony_ci#endif 26362306a36Sopenharmony_ci}; 26462306a36Sopenharmony_ci 26562306a36Sopenharmony_cistruct bcr_dccm_arcompact { 26662306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 26762306a36Sopenharmony_ci unsigned int res:21, sz:3, ver:8; 26862306a36Sopenharmony_ci#else 26962306a36Sopenharmony_ci unsigned int ver:8, sz:3, res:21; 27062306a36Sopenharmony_ci#endif 27162306a36Sopenharmony_ci}; 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_cistruct bcr_dccm_arcv2 { 27462306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 27562306a36Sopenharmony_ci unsigned int pad2:12, cyc:3, pad1:1, sz1:4, sz0:4, ver:8; 27662306a36Sopenharmony_ci#else 27762306a36Sopenharmony_ci unsigned int ver:8, sz0:4, sz1:4, pad1:1, cyc:3, pad2:12; 27862306a36Sopenharmony_ci#endif 27962306a36Sopenharmony_ci}; 28062306a36Sopenharmony_ci 28162306a36Sopenharmony_ci/* ARCompact: Both SP and DP FPU BCRs have same format */ 28262306a36Sopenharmony_cistruct bcr_fp_arcompact { 28362306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 28462306a36Sopenharmony_ci unsigned int fast:1, ver:8; 28562306a36Sopenharmony_ci#else 28662306a36Sopenharmony_ci unsigned int ver:8, fast:1; 28762306a36Sopenharmony_ci#endif 28862306a36Sopenharmony_ci}; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_cistruct bcr_fp_arcv2 { 29162306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 29262306a36Sopenharmony_ci unsigned int pad2:15, dp:1, pad1:7, sp:1, ver:8; 29362306a36Sopenharmony_ci#else 29462306a36Sopenharmony_ci unsigned int ver:8, sp:1, pad1:7, dp:1, pad2:15; 29562306a36Sopenharmony_ci#endif 29662306a36Sopenharmony_ci}; 29762306a36Sopenharmony_ci 29862306a36Sopenharmony_cistruct bcr_actionpoint { 29962306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 30062306a36Sopenharmony_ci unsigned int pad:21, min:1, num:2, ver:8; 30162306a36Sopenharmony_ci#else 30262306a36Sopenharmony_ci unsigned int ver:8, num:2, min:1, pad:21; 30362306a36Sopenharmony_ci#endif 30462306a36Sopenharmony_ci}; 30562306a36Sopenharmony_ci 30662306a36Sopenharmony_ci#include <soc/arc/timers.h> 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_cistruct bcr_bpu_arcompact { 30962306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 31062306a36Sopenharmony_ci unsigned int pad2:19, fam:1, pad:2, ent:2, ver:8; 31162306a36Sopenharmony_ci#else 31262306a36Sopenharmony_ci unsigned int ver:8, ent:2, pad:2, fam:1, pad2:19; 31362306a36Sopenharmony_ci#endif 31462306a36Sopenharmony_ci}; 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_cistruct bcr_bpu_arcv2 { 31762306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 31862306a36Sopenharmony_ci unsigned int pad:6, fbe:2, tqe:2, ts:4, ft:1, rse:2, pte:3, bce:3, ver:8; 31962306a36Sopenharmony_ci#else 32062306a36Sopenharmony_ci unsigned int ver:8, bce:3, pte:3, rse:2, ft:1, ts:4, tqe:2, fbe:2, pad:6; 32162306a36Sopenharmony_ci#endif 32262306a36Sopenharmony_ci}; 32362306a36Sopenharmony_ci 32462306a36Sopenharmony_ci/* Error Protection Build: ECC/Parity */ 32562306a36Sopenharmony_cistruct bcr_erp { 32662306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 32762306a36Sopenharmony_ci unsigned int pad3:5, mmu:3, pad2:4, ic:3, dc:3, pad1:6, ver:8; 32862306a36Sopenharmony_ci#else 32962306a36Sopenharmony_ci unsigned int ver:8, pad1:6, dc:3, ic:3, pad2:4, mmu:3, pad3:5; 33062306a36Sopenharmony_ci#endif 33162306a36Sopenharmony_ci}; 33262306a36Sopenharmony_ci 33362306a36Sopenharmony_ci/* Error Protection Control */ 33462306a36Sopenharmony_cistruct ctl_erp { 33562306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 33662306a36Sopenharmony_ci unsigned int pad2:27, mpd:1, pad1:2, dpd:1, dpi:1; 33762306a36Sopenharmony_ci#else 33862306a36Sopenharmony_ci unsigned int dpi:1, dpd:1, pad1:2, mpd:1, pad2:27; 33962306a36Sopenharmony_ci#endif 34062306a36Sopenharmony_ci}; 34162306a36Sopenharmony_ci 34262306a36Sopenharmony_cistruct bcr_lpb { 34362306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 34462306a36Sopenharmony_ci unsigned int pad:16, entries:8, ver:8; 34562306a36Sopenharmony_ci#else 34662306a36Sopenharmony_ci unsigned int ver:8, entries:8, pad:16; 34762306a36Sopenharmony_ci#endif 34862306a36Sopenharmony_ci}; 34962306a36Sopenharmony_ci 35062306a36Sopenharmony_cistruct bcr_generic { 35162306a36Sopenharmony_ci#ifdef CONFIG_CPU_BIG_ENDIAN 35262306a36Sopenharmony_ci unsigned int info:24, ver:8; 35362306a36Sopenharmony_ci#else 35462306a36Sopenharmony_ci unsigned int ver:8, info:24; 35562306a36Sopenharmony_ci#endif 35662306a36Sopenharmony_ci}; 35762306a36Sopenharmony_ci 35862306a36Sopenharmony_cistatic inline int is_isa_arcv2(void) 35962306a36Sopenharmony_ci{ 36062306a36Sopenharmony_ci return IS_ENABLED(CONFIG_ISA_ARCV2); 36162306a36Sopenharmony_ci} 36262306a36Sopenharmony_ci 36362306a36Sopenharmony_cistatic inline int is_isa_arcompact(void) 36462306a36Sopenharmony_ci{ 36562306a36Sopenharmony_ci return IS_ENABLED(CONFIG_ISA_ARCOMPACT); 36662306a36Sopenharmony_ci} 36762306a36Sopenharmony_ci 36862306a36Sopenharmony_ci#endif /* __ASEMBLY__ */ 36962306a36Sopenharmony_ci 37062306a36Sopenharmony_ci#endif /* _ASM_ARC_ARCREGS_H */ 371