162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * Copyright (C) 2017 Synopsys, Inc. (www.synopsys.com) 462306a36Sopenharmony_ci */ 562306a36Sopenharmony_ci 662306a36Sopenharmony_ci/* 762306a36Sopenharmony_ci * Device Tree for ARC HS Development Kit 862306a36Sopenharmony_ci */ 962306a36Sopenharmony_ci/dts-v1/; 1062306a36Sopenharmony_ci 1162306a36Sopenharmony_ci#include <dt-bindings/gpio/gpio.h> 1262306a36Sopenharmony_ci#include <dt-bindings/reset/snps,hsdk-reset.h> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_ci/ { 1562306a36Sopenharmony_ci model = "snps,hsdk"; 1662306a36Sopenharmony_ci compatible = "snps,hsdk"; 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci #address-cells = <2>; 1962306a36Sopenharmony_ci #size-cells = <2>; 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci chosen { 2262306a36Sopenharmony_ci bootargs = "earlycon=uart8250,mmio32,0xf0005000,115200n8 console=ttyS0,115200n8 debug print-fatal-signals=1"; 2362306a36Sopenharmony_ci }; 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci aliases { 2662306a36Sopenharmony_ci ethernet = &gmac; 2762306a36Sopenharmony_ci }; 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci cpus { 3062306a36Sopenharmony_ci #address-cells = <1>; 3162306a36Sopenharmony_ci #size-cells = <0>; 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci cpu@0 { 3462306a36Sopenharmony_ci device_type = "cpu"; 3562306a36Sopenharmony_ci compatible = "snps,archs38"; 3662306a36Sopenharmony_ci reg = <0>; 3762306a36Sopenharmony_ci clocks = <&core_clk>; 3862306a36Sopenharmony_ci }; 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci cpu@1 { 4162306a36Sopenharmony_ci device_type = "cpu"; 4262306a36Sopenharmony_ci compatible = "snps,archs38"; 4362306a36Sopenharmony_ci reg = <1>; 4462306a36Sopenharmony_ci clocks = <&core_clk>; 4562306a36Sopenharmony_ci }; 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci cpu@2 { 4862306a36Sopenharmony_ci device_type = "cpu"; 4962306a36Sopenharmony_ci compatible = "snps,archs38"; 5062306a36Sopenharmony_ci reg = <2>; 5162306a36Sopenharmony_ci clocks = <&core_clk>; 5262306a36Sopenharmony_ci }; 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci cpu@3 { 5562306a36Sopenharmony_ci device_type = "cpu"; 5662306a36Sopenharmony_ci compatible = "snps,archs38"; 5762306a36Sopenharmony_ci reg = <3>; 5862306a36Sopenharmony_ci clocks = <&core_clk>; 5962306a36Sopenharmony_ci }; 6062306a36Sopenharmony_ci }; 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci input_clk: input-clk { 6362306a36Sopenharmony_ci #clock-cells = <0>; 6462306a36Sopenharmony_ci compatible = "fixed-clock"; 6562306a36Sopenharmony_ci clock-frequency = <33333333>; 6662306a36Sopenharmony_ci }; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci reg_5v0: regulator-5v0 { 6962306a36Sopenharmony_ci compatible = "regulator-fixed"; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci regulator-name = "5v0-supply"; 7262306a36Sopenharmony_ci regulator-min-microvolt = <5000000>; 7362306a36Sopenharmony_ci regulator-max-microvolt = <5000000>; 7462306a36Sopenharmony_ci }; 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci cpu_intc: cpu-interrupt-controller { 7762306a36Sopenharmony_ci compatible = "snps,archs-intc"; 7862306a36Sopenharmony_ci interrupt-controller; 7962306a36Sopenharmony_ci #interrupt-cells = <1>; 8062306a36Sopenharmony_ci }; 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ci idu_intc: idu-interrupt-controller { 8362306a36Sopenharmony_ci compatible = "snps,archs-idu-intc"; 8462306a36Sopenharmony_ci interrupt-controller; 8562306a36Sopenharmony_ci #interrupt-cells = <1>; 8662306a36Sopenharmony_ci interrupt-parent = <&cpu_intc>; 8762306a36Sopenharmony_ci }; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci arcpct: pct { 9062306a36Sopenharmony_ci compatible = "snps,archs-pct"; 9162306a36Sopenharmony_ci interrupt-parent = <&cpu_intc>; 9262306a36Sopenharmony_ci interrupts = <20>; 9362306a36Sopenharmony_ci }; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci /* TIMER0 with interrupt for clockevent */ 9662306a36Sopenharmony_ci timer { 9762306a36Sopenharmony_ci compatible = "snps,arc-timer"; 9862306a36Sopenharmony_ci interrupts = <16>; 9962306a36Sopenharmony_ci interrupt-parent = <&cpu_intc>; 10062306a36Sopenharmony_ci clocks = <&core_clk>; 10162306a36Sopenharmony_ci }; 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci /* 64-bit Global Free Running Counter */ 10462306a36Sopenharmony_ci gfrc { 10562306a36Sopenharmony_ci compatible = "snps,archs-timer-gfrc"; 10662306a36Sopenharmony_ci clocks = <&core_clk>; 10762306a36Sopenharmony_ci }; 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci soc { 11062306a36Sopenharmony_ci compatible = "simple-bus"; 11162306a36Sopenharmony_ci #address-cells = <1>; 11262306a36Sopenharmony_ci #size-cells = <1>; 11362306a36Sopenharmony_ci interrupt-parent = <&idu_intc>; 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ci ranges = <0x00000000 0x0 0xf0000000 0x10000000>; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci cgu_rst: reset-controller@8a0 { 11862306a36Sopenharmony_ci compatible = "snps,hsdk-reset"; 11962306a36Sopenharmony_ci #reset-cells = <1>; 12062306a36Sopenharmony_ci reg = <0x8a0 0x4>, <0xff0 0x4>; 12162306a36Sopenharmony_ci }; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci core_clk: core-clk@0 { 12462306a36Sopenharmony_ci compatible = "snps,hsdk-core-pll-clock"; 12562306a36Sopenharmony_ci reg = <0x00 0x10>, <0x14b8 0x4>; 12662306a36Sopenharmony_ci #clock-cells = <0>; 12762306a36Sopenharmony_ci clocks = <&input_clk>; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci /* 13062306a36Sopenharmony_ci * Set initial core pll output frequency to 1GHz. 13162306a36Sopenharmony_ci * It will be applied at the core pll driver probing 13262306a36Sopenharmony_ci * on early boot. 13362306a36Sopenharmony_ci */ 13462306a36Sopenharmony_ci assigned-clocks = <&core_clk>; 13562306a36Sopenharmony_ci assigned-clock-rates = <1000000000>; 13662306a36Sopenharmony_ci }; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci serial: serial@5000 { 13962306a36Sopenharmony_ci compatible = "snps,dw-apb-uart"; 14062306a36Sopenharmony_ci reg = <0x5000 0x100>; 14162306a36Sopenharmony_ci clock-frequency = <33330000>; 14262306a36Sopenharmony_ci interrupts = <6>; 14362306a36Sopenharmony_ci baud = <115200>; 14462306a36Sopenharmony_ci reg-shift = <2>; 14562306a36Sopenharmony_ci reg-io-width = <4>; 14662306a36Sopenharmony_ci }; 14762306a36Sopenharmony_ci 14862306a36Sopenharmony_ci gmacclk: gmacclk { 14962306a36Sopenharmony_ci compatible = "fixed-clock"; 15062306a36Sopenharmony_ci clock-frequency = <400000000>; 15162306a36Sopenharmony_ci #clock-cells = <0>; 15262306a36Sopenharmony_ci }; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci mmcclk_ciu: mmcclk-ciu { 15562306a36Sopenharmony_ci compatible = "fixed-clock"; 15662306a36Sopenharmony_ci /* 15762306a36Sopenharmony_ci * DW sdio controller has external ciu clock divider 15862306a36Sopenharmony_ci * controlled via register in SDIO IP. Due to its 15962306a36Sopenharmony_ci * unexpected default value (it should divide by 1 16062306a36Sopenharmony_ci * but it divides by 8) SDIO IP uses wrong clock and 16162306a36Sopenharmony_ci * works unstable (see STAR 9001204800) 16262306a36Sopenharmony_ci * We switched to the minimum possible value of the 16362306a36Sopenharmony_ci * divisor (div-by-2) in HSDK platform code. 16462306a36Sopenharmony_ci * So add temporary fix and change clock frequency 16562306a36Sopenharmony_ci * to 50000000 Hz until we fix dw sdio driver itself. 16662306a36Sopenharmony_ci */ 16762306a36Sopenharmony_ci clock-frequency = <50000000>; 16862306a36Sopenharmony_ci #clock-cells = <0>; 16962306a36Sopenharmony_ci }; 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci mmcclk_biu: mmcclk-biu { 17262306a36Sopenharmony_ci compatible = "fixed-clock"; 17362306a36Sopenharmony_ci clock-frequency = <400000000>; 17462306a36Sopenharmony_ci #clock-cells = <0>; 17562306a36Sopenharmony_ci }; 17662306a36Sopenharmony_ci 17762306a36Sopenharmony_ci gpu_core_clk: gpu-core-clk { 17862306a36Sopenharmony_ci compatible = "fixed-clock"; 17962306a36Sopenharmony_ci clock-frequency = <400000000>; 18062306a36Sopenharmony_ci #clock-cells = <0>; 18162306a36Sopenharmony_ci }; 18262306a36Sopenharmony_ci 18362306a36Sopenharmony_ci gpu_dma_clk: gpu-dma-clk { 18462306a36Sopenharmony_ci compatible = "fixed-clock"; 18562306a36Sopenharmony_ci clock-frequency = <400000000>; 18662306a36Sopenharmony_ci #clock-cells = <0>; 18762306a36Sopenharmony_ci }; 18862306a36Sopenharmony_ci 18962306a36Sopenharmony_ci gpu_cfg_clk: gpu-cfg-clk { 19062306a36Sopenharmony_ci compatible = "fixed-clock"; 19162306a36Sopenharmony_ci clock-frequency = <200000000>; 19262306a36Sopenharmony_ci #clock-cells = <0>; 19362306a36Sopenharmony_ci }; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci dmac_core_clk: dmac-core-clk { 19662306a36Sopenharmony_ci compatible = "fixed-clock"; 19762306a36Sopenharmony_ci clock-frequency = <400000000>; 19862306a36Sopenharmony_ci #clock-cells = <0>; 19962306a36Sopenharmony_ci }; 20062306a36Sopenharmony_ci 20162306a36Sopenharmony_ci dmac_cfg_clk: dmac-gpu-cfg-clk { 20262306a36Sopenharmony_ci compatible = "fixed-clock"; 20362306a36Sopenharmony_ci clock-frequency = <200000000>; 20462306a36Sopenharmony_ci #clock-cells = <0>; 20562306a36Sopenharmony_ci }; 20662306a36Sopenharmony_ci 20762306a36Sopenharmony_ci gmac: ethernet@8000 { 20862306a36Sopenharmony_ci #interrupt-cells = <1>; 20962306a36Sopenharmony_ci compatible = "snps,dwmac"; 21062306a36Sopenharmony_ci reg = <0x8000 0x2000>; 21162306a36Sopenharmony_ci interrupts = <10>; 21262306a36Sopenharmony_ci interrupt-names = "macirq"; 21362306a36Sopenharmony_ci phy-mode = "rgmii-id"; 21462306a36Sopenharmony_ci snps,pbl = <32>; 21562306a36Sopenharmony_ci snps,multicast-filter-bins = <256>; 21662306a36Sopenharmony_ci clocks = <&gmacclk>; 21762306a36Sopenharmony_ci clock-names = "stmmaceth"; 21862306a36Sopenharmony_ci phy-handle = <&phy0>; 21962306a36Sopenharmony_ci resets = <&cgu_rst HSDK_ETH_RESET>; 22062306a36Sopenharmony_ci reset-names = "stmmaceth"; 22162306a36Sopenharmony_ci mac-address = [00 00 00 00 00 00]; /* Filled in by U-Boot */ 22262306a36Sopenharmony_ci dma-coherent; 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_ci tx-fifo-depth = <4096>; 22562306a36Sopenharmony_ci rx-fifo-depth = <4096>; 22662306a36Sopenharmony_ci 22762306a36Sopenharmony_ci mdio { 22862306a36Sopenharmony_ci #address-cells = <1>; 22962306a36Sopenharmony_ci #size-cells = <0>; 23062306a36Sopenharmony_ci compatible = "snps,dwmac-mdio"; 23162306a36Sopenharmony_ci phy0: ethernet-phy@0 { /* Micrel KSZ9031 */ 23262306a36Sopenharmony_ci reg = <0>; 23362306a36Sopenharmony_ci }; 23462306a36Sopenharmony_ci }; 23562306a36Sopenharmony_ci }; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci usb@60000 { 23862306a36Sopenharmony_ci compatible = "snps,hsdk-v1.0-ohci", "generic-ohci"; 23962306a36Sopenharmony_ci reg = <0x60000 0x100>; 24062306a36Sopenharmony_ci interrupts = <15>; 24162306a36Sopenharmony_ci resets = <&cgu_rst HSDK_USB_RESET>; 24262306a36Sopenharmony_ci dma-coherent; 24362306a36Sopenharmony_ci }; 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci usb@40000 { 24662306a36Sopenharmony_ci compatible = "snps,hsdk-v1.0-ehci", "generic-ehci"; 24762306a36Sopenharmony_ci reg = <0x40000 0x100>; 24862306a36Sopenharmony_ci interrupts = <15>; 24962306a36Sopenharmony_ci resets = <&cgu_rst HSDK_USB_RESET>; 25062306a36Sopenharmony_ci dma-coherent; 25162306a36Sopenharmony_ci }; 25262306a36Sopenharmony_ci 25362306a36Sopenharmony_ci mmc@a000 { 25462306a36Sopenharmony_ci compatible = "altr,socfpga-dw-mshc"; 25562306a36Sopenharmony_ci reg = <0xa000 0x400>; 25662306a36Sopenharmony_ci num-slots = <1>; 25762306a36Sopenharmony_ci fifo-depth = <16>; 25862306a36Sopenharmony_ci card-detect-delay = <200>; 25962306a36Sopenharmony_ci clocks = <&mmcclk_biu>, <&mmcclk_ciu>; 26062306a36Sopenharmony_ci clock-names = "biu", "ciu"; 26162306a36Sopenharmony_ci interrupts = <12>; 26262306a36Sopenharmony_ci bus-width = <4>; 26362306a36Sopenharmony_ci dma-coherent; 26462306a36Sopenharmony_ci }; 26562306a36Sopenharmony_ci 26662306a36Sopenharmony_ci spi0: spi@20000 { 26762306a36Sopenharmony_ci compatible = "snps,dw-apb-ssi"; 26862306a36Sopenharmony_ci reg = <0x20000 0x100>; 26962306a36Sopenharmony_ci #address-cells = <1>; 27062306a36Sopenharmony_ci #size-cells = <0>; 27162306a36Sopenharmony_ci interrupts = <16>; 27262306a36Sopenharmony_ci num-cs = <2>; 27362306a36Sopenharmony_ci reg-io-width = <4>; 27462306a36Sopenharmony_ci clocks = <&input_clk>; 27562306a36Sopenharmony_ci cs-gpios = <&creg_gpio 0 GPIO_ACTIVE_LOW>, 27662306a36Sopenharmony_ci <&creg_gpio 1 GPIO_ACTIVE_LOW>; 27762306a36Sopenharmony_ci 27862306a36Sopenharmony_ci flash@0 { 27962306a36Sopenharmony_ci compatible = "sst26wf016b", "jedec,spi-nor"; 28062306a36Sopenharmony_ci reg = <0>; 28162306a36Sopenharmony_ci #address-cells = <1>; 28262306a36Sopenharmony_ci #size-cells = <1>; 28362306a36Sopenharmony_ci spi-max-frequency = <4000000>; 28462306a36Sopenharmony_ci }; 28562306a36Sopenharmony_ci 28662306a36Sopenharmony_ci adc@1 { 28762306a36Sopenharmony_ci compatible = "ti,adc108s102"; 28862306a36Sopenharmony_ci reg = <1>; 28962306a36Sopenharmony_ci vref-supply = <®_5v0>; 29062306a36Sopenharmony_ci spi-max-frequency = <1000000>; 29162306a36Sopenharmony_ci }; 29262306a36Sopenharmony_ci }; 29362306a36Sopenharmony_ci 29462306a36Sopenharmony_ci creg_gpio: gpio@14b0 { 29562306a36Sopenharmony_ci compatible = "snps,creg-gpio-hsdk"; 29662306a36Sopenharmony_ci reg = <0x14b0 0x4>; 29762306a36Sopenharmony_ci gpio-controller; 29862306a36Sopenharmony_ci #gpio-cells = <2>; 29962306a36Sopenharmony_ci ngpios = <2>; 30062306a36Sopenharmony_ci }; 30162306a36Sopenharmony_ci 30262306a36Sopenharmony_ci gpio: gpio@3000 { 30362306a36Sopenharmony_ci compatible = "snps,dw-apb-gpio"; 30462306a36Sopenharmony_ci reg = <0x3000 0x20>; 30562306a36Sopenharmony_ci #address-cells = <1>; 30662306a36Sopenharmony_ci #size-cells = <0>; 30762306a36Sopenharmony_ci 30862306a36Sopenharmony_ci gpio_port_a: gpio-controller@0 { 30962306a36Sopenharmony_ci compatible = "snps,dw-apb-gpio-port"; 31062306a36Sopenharmony_ci gpio-controller; 31162306a36Sopenharmony_ci #gpio-cells = <2>; 31262306a36Sopenharmony_ci snps,nr-gpios = <24>; 31362306a36Sopenharmony_ci reg = <0>; 31462306a36Sopenharmony_ci }; 31562306a36Sopenharmony_ci }; 31662306a36Sopenharmony_ci 31762306a36Sopenharmony_ci gpu_3d: gpu@90000 { 31862306a36Sopenharmony_ci compatible = "vivante,gc"; 31962306a36Sopenharmony_ci reg = <0x90000 0x4000>; 32062306a36Sopenharmony_ci clocks = <&gpu_dma_clk>, 32162306a36Sopenharmony_ci <&gpu_cfg_clk>, 32262306a36Sopenharmony_ci <&gpu_core_clk>, 32362306a36Sopenharmony_ci <&gpu_core_clk>; 32462306a36Sopenharmony_ci clock-names = "bus", "reg", "core", "shader"; 32562306a36Sopenharmony_ci interrupts = <28>; 32662306a36Sopenharmony_ci }; 32762306a36Sopenharmony_ci 32862306a36Sopenharmony_ci dmac: dmac@80000 { 32962306a36Sopenharmony_ci compatible = "snps,axi-dma-1.01a"; 33062306a36Sopenharmony_ci reg = <0x80000 0x400>; 33162306a36Sopenharmony_ci interrupts = <27>; 33262306a36Sopenharmony_ci clocks = <&dmac_core_clk>, <&dmac_cfg_clk>; 33362306a36Sopenharmony_ci clock-names = "core-clk", "cfgr-clk"; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci dma-channels = <4>; 33662306a36Sopenharmony_ci snps,dma-masters = <2>; 33762306a36Sopenharmony_ci snps,data-width = <3>; 33862306a36Sopenharmony_ci snps,block-size = <4096 4096 4096 4096>; 33962306a36Sopenharmony_ci snps,priority = <0 1 2 3>; 34062306a36Sopenharmony_ci snps,axi-max-burst-len = <16>; 34162306a36Sopenharmony_ci }; 34262306a36Sopenharmony_ci }; 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci memory@80000000 { 34562306a36Sopenharmony_ci #address-cells = <2>; 34662306a36Sopenharmony_ci #size-cells = <2>; 34762306a36Sopenharmony_ci device_type = "memory"; 34862306a36Sopenharmony_ci reg = <0x0 0x80000000 0x0 0x40000000>; /* 1 GB lowmem */ 34962306a36Sopenharmony_ci /* 0x1 0x00000000 0x0 0x40000000>; 1 GB highmem */ 35062306a36Sopenharmony_ci }; 35162306a36Sopenharmony_ci}; 352