162306a36Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 262306a36Sopenharmony_ci/* 362306a36Sopenharmony_ci * linux/arch/alpha/kernel/sys_rawhide.c 462306a36Sopenharmony_ci * 562306a36Sopenharmony_ci * Copyright (C) 1995 David A Rusling 662306a36Sopenharmony_ci * Copyright (C) 1996 Jay A Estabrook 762306a36Sopenharmony_ci * Copyright (C) 1998, 1999 Richard Henderson 862306a36Sopenharmony_ci * 962306a36Sopenharmony_ci * Code supporting the RAWHIDE. 1062306a36Sopenharmony_ci */ 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ci#include <linux/kernel.h> 1362306a36Sopenharmony_ci#include <linux/types.h> 1462306a36Sopenharmony_ci#include <linux/mm.h> 1562306a36Sopenharmony_ci#include <linux/sched.h> 1662306a36Sopenharmony_ci#include <linux/pci.h> 1762306a36Sopenharmony_ci#include <linux/init.h> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci#include <asm/ptrace.h> 2062306a36Sopenharmony_ci#include <asm/dma.h> 2162306a36Sopenharmony_ci#include <asm/irq.h> 2262306a36Sopenharmony_ci#include <asm/mmu_context.h> 2362306a36Sopenharmony_ci#include <asm/io.h> 2462306a36Sopenharmony_ci#include <asm/core_mcpcia.h> 2562306a36Sopenharmony_ci#include <asm/tlbflush.h> 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci#include "proto.h" 2862306a36Sopenharmony_ci#include "irq_impl.h" 2962306a36Sopenharmony_ci#include "pci_impl.h" 3062306a36Sopenharmony_ci#include "machvec_impl.h" 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci/* 3462306a36Sopenharmony_ci * HACK ALERT! only the boot cpu is used for interrupts. 3562306a36Sopenharmony_ci */ 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci/* Note mask bit is true for ENABLED irqs. */ 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_cistatic unsigned int hose_irq_masks[4] = { 4162306a36Sopenharmony_ci 0xff0000, 0xfe0000, 0xff0000, 0xff0000 4262306a36Sopenharmony_ci}; 4362306a36Sopenharmony_cistatic unsigned int cached_irq_masks[4]; 4462306a36Sopenharmony_ciDEFINE_SPINLOCK(rawhide_irq_lock); 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_cistatic inline void 4762306a36Sopenharmony_cirawhide_update_irq_hw(int hose, int mask) 4862306a36Sopenharmony_ci{ 4962306a36Sopenharmony_ci *(vuip)MCPCIA_INT_MASK0(MCPCIA_HOSE2MID(hose)) = mask; 5062306a36Sopenharmony_ci mb(); 5162306a36Sopenharmony_ci *(vuip)MCPCIA_INT_MASK0(MCPCIA_HOSE2MID(hose)); 5262306a36Sopenharmony_ci} 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci#define hose_exists(h) \ 5562306a36Sopenharmony_ci (((h) < MCPCIA_MAX_HOSES) && (cached_irq_masks[(h)] != 0)) 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_cistatic inline void 5862306a36Sopenharmony_cirawhide_enable_irq(struct irq_data *d) 5962306a36Sopenharmony_ci{ 6062306a36Sopenharmony_ci unsigned int mask, hose; 6162306a36Sopenharmony_ci unsigned int irq = d->irq; 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci irq -= 16; 6462306a36Sopenharmony_ci hose = irq / 24; 6562306a36Sopenharmony_ci if (!hose_exists(hose)) /* if hose non-existent, exit */ 6662306a36Sopenharmony_ci return; 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci irq -= hose * 24; 6962306a36Sopenharmony_ci mask = 1 << irq; 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci spin_lock(&rawhide_irq_lock); 7262306a36Sopenharmony_ci mask |= cached_irq_masks[hose]; 7362306a36Sopenharmony_ci cached_irq_masks[hose] = mask; 7462306a36Sopenharmony_ci rawhide_update_irq_hw(hose, mask); 7562306a36Sopenharmony_ci spin_unlock(&rawhide_irq_lock); 7662306a36Sopenharmony_ci} 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_cistatic void 7962306a36Sopenharmony_cirawhide_disable_irq(struct irq_data *d) 8062306a36Sopenharmony_ci{ 8162306a36Sopenharmony_ci unsigned int mask, hose; 8262306a36Sopenharmony_ci unsigned int irq = d->irq; 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci irq -= 16; 8562306a36Sopenharmony_ci hose = irq / 24; 8662306a36Sopenharmony_ci if (!hose_exists(hose)) /* if hose non-existent, exit */ 8762306a36Sopenharmony_ci return; 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci irq -= hose * 24; 9062306a36Sopenharmony_ci mask = ~(1 << irq) | hose_irq_masks[hose]; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci spin_lock(&rawhide_irq_lock); 9362306a36Sopenharmony_ci mask &= cached_irq_masks[hose]; 9462306a36Sopenharmony_ci cached_irq_masks[hose] = mask; 9562306a36Sopenharmony_ci rawhide_update_irq_hw(hose, mask); 9662306a36Sopenharmony_ci spin_unlock(&rawhide_irq_lock); 9762306a36Sopenharmony_ci} 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_cistatic void 10062306a36Sopenharmony_cirawhide_mask_and_ack_irq(struct irq_data *d) 10162306a36Sopenharmony_ci{ 10262306a36Sopenharmony_ci unsigned int mask, mask1, hose; 10362306a36Sopenharmony_ci unsigned int irq = d->irq; 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci irq -= 16; 10662306a36Sopenharmony_ci hose = irq / 24; 10762306a36Sopenharmony_ci if (!hose_exists(hose)) /* if hose non-existent, exit */ 10862306a36Sopenharmony_ci return; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci irq -= hose * 24; 11162306a36Sopenharmony_ci mask1 = 1 << irq; 11262306a36Sopenharmony_ci mask = ~mask1 | hose_irq_masks[hose]; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci spin_lock(&rawhide_irq_lock); 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci mask &= cached_irq_masks[hose]; 11762306a36Sopenharmony_ci cached_irq_masks[hose] = mask; 11862306a36Sopenharmony_ci rawhide_update_irq_hw(hose, mask); 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci /* Clear the interrupt. */ 12162306a36Sopenharmony_ci *(vuip)MCPCIA_INT_REQ(MCPCIA_HOSE2MID(hose)) = mask1; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci spin_unlock(&rawhide_irq_lock); 12462306a36Sopenharmony_ci} 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_cistatic struct irq_chip rawhide_irq_type = { 12762306a36Sopenharmony_ci .name = "RAWHIDE", 12862306a36Sopenharmony_ci .irq_unmask = rawhide_enable_irq, 12962306a36Sopenharmony_ci .irq_mask = rawhide_disable_irq, 13062306a36Sopenharmony_ci .irq_mask_ack = rawhide_mask_and_ack_irq, 13162306a36Sopenharmony_ci}; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_cistatic void 13462306a36Sopenharmony_cirawhide_srm_device_interrupt(unsigned long vector) 13562306a36Sopenharmony_ci{ 13662306a36Sopenharmony_ci int irq; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci irq = (vector - 0x800) >> 4; 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci /* 14162306a36Sopenharmony_ci * The RAWHIDE SRM console reports PCI interrupts with a vector 14262306a36Sopenharmony_ci * 0x80 *higher* than one might expect, as PCI IRQ 0 (ie bit 0) 14362306a36Sopenharmony_ci * shows up as IRQ 24, etc, etc. We adjust it down by 8 to have 14462306a36Sopenharmony_ci * it line up with the actual bit numbers from the REQ registers, 14562306a36Sopenharmony_ci * which is how we manage the interrupts/mask. Sigh... 14662306a36Sopenharmony_ci * 14762306a36Sopenharmony_ci * Also, PCI #1 interrupts are offset some more... :-( 14862306a36Sopenharmony_ci */ 14962306a36Sopenharmony_ci 15062306a36Sopenharmony_ci if (irq == 52) { 15162306a36Sopenharmony_ci /* SCSI on PCI1 is special. */ 15262306a36Sopenharmony_ci irq = 72; 15362306a36Sopenharmony_ci } 15462306a36Sopenharmony_ci 15562306a36Sopenharmony_ci /* Adjust by which hose it is from. */ 15662306a36Sopenharmony_ci irq -= ((irq + 16) >> 2) & 0x38; 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ci handle_irq(irq); 15962306a36Sopenharmony_ci} 16062306a36Sopenharmony_ci 16162306a36Sopenharmony_cistatic void __init 16262306a36Sopenharmony_cirawhide_init_irq(void) 16362306a36Sopenharmony_ci{ 16462306a36Sopenharmony_ci struct pci_controller *hose; 16562306a36Sopenharmony_ci long i; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci mcpcia_init_hoses(); 16862306a36Sopenharmony_ci 16962306a36Sopenharmony_ci /* Clear them all; only hoses that exist will be non-zero. */ 17062306a36Sopenharmony_ci for (i = 0; i < MCPCIA_MAX_HOSES; i++) cached_irq_masks[i] = 0; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci for (hose = hose_head; hose; hose = hose->next) { 17362306a36Sopenharmony_ci unsigned int h = hose->index; 17462306a36Sopenharmony_ci unsigned int mask = hose_irq_masks[h]; 17562306a36Sopenharmony_ci 17662306a36Sopenharmony_ci cached_irq_masks[h] = mask; 17762306a36Sopenharmony_ci *(vuip)MCPCIA_INT_MASK0(MCPCIA_HOSE2MID(h)) = mask; 17862306a36Sopenharmony_ci *(vuip)MCPCIA_INT_MASK1(MCPCIA_HOSE2MID(h)) = 0; 17962306a36Sopenharmony_ci } 18062306a36Sopenharmony_ci 18162306a36Sopenharmony_ci for (i = 16; i < 128; ++i) { 18262306a36Sopenharmony_ci irq_set_chip_and_handler(i, &rawhide_irq_type, 18362306a36Sopenharmony_ci handle_level_irq); 18462306a36Sopenharmony_ci irq_set_status_flags(i, IRQ_LEVEL); 18562306a36Sopenharmony_ci } 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci init_i8259a_irqs(); 18862306a36Sopenharmony_ci common_init_isa_dma(); 18962306a36Sopenharmony_ci} 19062306a36Sopenharmony_ci 19162306a36Sopenharmony_ci/* 19262306a36Sopenharmony_ci * PCI Fixup configuration. 19362306a36Sopenharmony_ci * 19462306a36Sopenharmony_ci * Summary @ MCPCIA_PCI0_INT_REQ: 19562306a36Sopenharmony_ci * Bit Meaning 19662306a36Sopenharmony_ci * 0 Interrupt Line A from slot 2 PCI0 19762306a36Sopenharmony_ci * 1 Interrupt Line B from slot 2 PCI0 19862306a36Sopenharmony_ci * 2 Interrupt Line C from slot 2 PCI0 19962306a36Sopenharmony_ci * 3 Interrupt Line D from slot 2 PCI0 20062306a36Sopenharmony_ci * 4 Interrupt Line A from slot 3 PCI0 20162306a36Sopenharmony_ci * 5 Interrupt Line B from slot 3 PCI0 20262306a36Sopenharmony_ci * 6 Interrupt Line C from slot 3 PCI0 20362306a36Sopenharmony_ci * 7 Interrupt Line D from slot 3 PCI0 20462306a36Sopenharmony_ci * 8 Interrupt Line A from slot 4 PCI0 20562306a36Sopenharmony_ci * 9 Interrupt Line B from slot 4 PCI0 20662306a36Sopenharmony_ci * 10 Interrupt Line C from slot 4 PCI0 20762306a36Sopenharmony_ci * 11 Interrupt Line D from slot 4 PCI0 20862306a36Sopenharmony_ci * 12 Interrupt Line A from slot 5 PCI0 20962306a36Sopenharmony_ci * 13 Interrupt Line B from slot 5 PCI0 21062306a36Sopenharmony_ci * 14 Interrupt Line C from slot 5 PCI0 21162306a36Sopenharmony_ci * 15 Interrupt Line D from slot 5 PCI0 21262306a36Sopenharmony_ci * 16 EISA interrupt (PCI 0) or SCSI interrupt (PCI 1) 21362306a36Sopenharmony_ci * 17-23 NA 21462306a36Sopenharmony_ci * 21562306a36Sopenharmony_ci * IdSel 21662306a36Sopenharmony_ci * 1 EISA bridge (PCI bus 0 only) 21762306a36Sopenharmony_ci * 2 PCI option slot 2 21862306a36Sopenharmony_ci * 3 PCI option slot 3 21962306a36Sopenharmony_ci * 4 PCI option slot 4 22062306a36Sopenharmony_ci * 5 PCI option slot 5 22162306a36Sopenharmony_ci * 22262306a36Sopenharmony_ci */ 22362306a36Sopenharmony_ci 22462306a36Sopenharmony_cistatic int 22562306a36Sopenharmony_cirawhide_map_irq(const struct pci_dev *dev, u8 slot, u8 pin) 22662306a36Sopenharmony_ci{ 22762306a36Sopenharmony_ci static char irq_tab[5][5] = { 22862306a36Sopenharmony_ci /*INT INTA INTB INTC INTD */ 22962306a36Sopenharmony_ci { 16+16, 16+16, 16+16, 16+16, 16+16}, /* IdSel 1 SCSI PCI 1 */ 23062306a36Sopenharmony_ci { 16+ 0, 16+ 0, 16+ 1, 16+ 2, 16+ 3}, /* IdSel 2 slot 2 */ 23162306a36Sopenharmony_ci { 16+ 4, 16+ 4, 16+ 5, 16+ 6, 16+ 7}, /* IdSel 3 slot 3 */ 23262306a36Sopenharmony_ci { 16+ 8, 16+ 8, 16+ 9, 16+10, 16+11}, /* IdSel 4 slot 4 */ 23362306a36Sopenharmony_ci { 16+12, 16+12, 16+13, 16+14, 16+15} /* IdSel 5 slot 5 */ 23462306a36Sopenharmony_ci }; 23562306a36Sopenharmony_ci const long min_idsel = 1, max_idsel = 5, irqs_per_slot = 5; 23662306a36Sopenharmony_ci 23762306a36Sopenharmony_ci struct pci_controller *hose = dev->sysdata; 23862306a36Sopenharmony_ci int irq = COMMON_TABLE_LOOKUP; 23962306a36Sopenharmony_ci if (irq >= 0) 24062306a36Sopenharmony_ci irq += 24 * hose->index; 24162306a36Sopenharmony_ci return irq; 24262306a36Sopenharmony_ci} 24362306a36Sopenharmony_ci 24462306a36Sopenharmony_ci 24562306a36Sopenharmony_ci/* 24662306a36Sopenharmony_ci * The System Vector 24762306a36Sopenharmony_ci */ 24862306a36Sopenharmony_ci 24962306a36Sopenharmony_cistruct alpha_machine_vector rawhide_mv __initmv = { 25062306a36Sopenharmony_ci .vector_name = "Rawhide", 25162306a36Sopenharmony_ci DO_EV5_MMU, 25262306a36Sopenharmony_ci DO_DEFAULT_RTC, 25362306a36Sopenharmony_ci DO_MCPCIA_IO, 25462306a36Sopenharmony_ci .machine_check = mcpcia_machine_check, 25562306a36Sopenharmony_ci .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS, 25662306a36Sopenharmony_ci .min_io_address = DEFAULT_IO_BASE, 25762306a36Sopenharmony_ci .min_mem_address = MCPCIA_DEFAULT_MEM_BASE, 25862306a36Sopenharmony_ci .pci_dac_offset = MCPCIA_DAC_OFFSET, 25962306a36Sopenharmony_ci 26062306a36Sopenharmony_ci .nr_irqs = 128, 26162306a36Sopenharmony_ci .device_interrupt = rawhide_srm_device_interrupt, 26262306a36Sopenharmony_ci 26362306a36Sopenharmony_ci .init_arch = mcpcia_init_arch, 26462306a36Sopenharmony_ci .init_irq = rawhide_init_irq, 26562306a36Sopenharmony_ci .init_rtc = common_init_rtc, 26662306a36Sopenharmony_ci .init_pci = common_init_pci, 26762306a36Sopenharmony_ci .kill_arch = NULL, 26862306a36Sopenharmony_ci .pci_map_irq = rawhide_map_irq, 26962306a36Sopenharmony_ci .pci_swizzle = common_swizzle, 27062306a36Sopenharmony_ci}; 27162306a36Sopenharmony_ciALIAS_MV(rawhide) 272