162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/watchdog/starfive,jh7100-wdt.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: StarFive Watchdog for JH7100 and JH7110 SoC 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Xingyu Wu <xingyu.wu@starfivetech.com> 1162306a36Sopenharmony_ci - Samin Guo <samin.guo@starfivetech.com> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_cidescription: 1462306a36Sopenharmony_ci The JH7100 and JH7110 watchdog both are 32 bit counters. JH7100 watchdog 1562306a36Sopenharmony_ci has only one timeout phase and reboots. And JH7110 watchdog has two 1662306a36Sopenharmony_ci timeout phases. At the first phase, the signal of watchdog interrupt 1762306a36Sopenharmony_ci output(WDOGINT) will rise when counter is 0. The counter will reload 1862306a36Sopenharmony_ci the timeout value. And then, if counter decreases to 0 again and WDOGINT 1962306a36Sopenharmony_ci isn't cleared, the watchdog will reset the system unless the watchdog 2062306a36Sopenharmony_ci reset is disabled. 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ciallOf: 2362306a36Sopenharmony_ci - $ref: watchdog.yaml# 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ciproperties: 2662306a36Sopenharmony_ci compatible: 2762306a36Sopenharmony_ci enum: 2862306a36Sopenharmony_ci - starfive,jh7100-wdt 2962306a36Sopenharmony_ci - starfive,jh7110-wdt 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci reg: 3262306a36Sopenharmony_ci maxItems: 1 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci interrupts: 3562306a36Sopenharmony_ci maxItems: 1 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci clocks: 3862306a36Sopenharmony_ci items: 3962306a36Sopenharmony_ci - description: APB clock 4062306a36Sopenharmony_ci - description: Core clock 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci clock-names: 4362306a36Sopenharmony_ci items: 4462306a36Sopenharmony_ci - const: apb 4562306a36Sopenharmony_ci - const: core 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci resets: 4862306a36Sopenharmony_ci items: 4962306a36Sopenharmony_ci - description: APB reset 5062306a36Sopenharmony_ci - description: Core reset 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_cirequired: 5362306a36Sopenharmony_ci - compatible 5462306a36Sopenharmony_ci - reg 5562306a36Sopenharmony_ci - clocks 5662306a36Sopenharmony_ci - clock-names 5762306a36Sopenharmony_ci - resets 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ciunevaluatedProperties: false 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ciexamples: 6262306a36Sopenharmony_ci - | 6362306a36Sopenharmony_ci watchdog@12480000 { 6462306a36Sopenharmony_ci compatible = "starfive,jh7100-wdt"; 6562306a36Sopenharmony_ci reg = <0x12480000 0x10000>; 6662306a36Sopenharmony_ci clocks = <&clk 171>, 6762306a36Sopenharmony_ci <&clk 172>; 6862306a36Sopenharmony_ci clock-names = "apb", "core"; 6962306a36Sopenharmony_ci resets = <&rst 99>, 7062306a36Sopenharmony_ci <&rst 100>; 7162306a36Sopenharmony_ci }; 72