162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/timer/riscv,timer.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: RISC-V timer
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Anup Patel <anup@brainfault.org>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cidescription: |+
1362306a36Sopenharmony_ci  RISC-V platforms always have a RISC-V timer device for the supervisor-mode
1462306a36Sopenharmony_ci  based on the time CSR defined by the RISC-V privileged specification. The
1562306a36Sopenharmony_ci  timer interrupts of this device are configured using the RISC-V SBI Time
1662306a36Sopenharmony_ci  extension or the RISC-V Sstc extension.
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci  The clock frequency of RISC-V timer device is specified via the
1962306a36Sopenharmony_ci  "timebase-frequency" DT property of "/cpus" DT node which is described
2062306a36Sopenharmony_ci  in Documentation/devicetree/bindings/riscv/cpus.yaml
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ciproperties:
2362306a36Sopenharmony_ci  compatible:
2462306a36Sopenharmony_ci    enum:
2562306a36Sopenharmony_ci      - riscv,timer
2662306a36Sopenharmony_ci
2762306a36Sopenharmony_ci  interrupts-extended:
2862306a36Sopenharmony_ci    minItems: 1
2962306a36Sopenharmony_ci    maxItems: 4096   # Should be enough?
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci  riscv,timer-cannot-wake-cpu:
3262306a36Sopenharmony_ci    type: boolean
3362306a36Sopenharmony_ci    description:
3462306a36Sopenharmony_ci      If present, the timer interrupt cannot wake up the CPU from one or
3562306a36Sopenharmony_ci      more suspend/idle states.
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ciadditionalProperties: false
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_cirequired:
4062306a36Sopenharmony_ci  - compatible
4162306a36Sopenharmony_ci  - interrupts-extended
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ciexamples:
4462306a36Sopenharmony_ci  - |
4562306a36Sopenharmony_ci    timer {
4662306a36Sopenharmony_ci      compatible = "riscv,timer";
4762306a36Sopenharmony_ci      interrupts-extended = <&cpu1intc 5>,
4862306a36Sopenharmony_ci                            <&cpu2intc 5>,
4962306a36Sopenharmony_ci                            <&cpu3intc 5>,
5062306a36Sopenharmony_ci                            <&cpu4intc 5>;
5162306a36Sopenharmony_ci    };
5262306a36Sopenharmony_ci...
53