162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/timer/nvidia,tegra186-timer.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: NVIDIA Tegra186 timer 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Thierry Reding <treding@nvidia.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: > 1362306a36Sopenharmony_ci The Tegra timer provides 29-bit timer counters and a 32-bit timestamp 1462306a36Sopenharmony_ci counter. Each NV timer selects its timing reference signal from the 1 MHz 1562306a36Sopenharmony_ci reference generated by USEC, TSC or either clk_m or OSC. Each TMR can be 1662306a36Sopenharmony_ci programmed to generate one-shot, periodic, or watchdog interrupts. 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ciproperties: 2062306a36Sopenharmony_ci compatible: 2162306a36Sopenharmony_ci oneOf: 2262306a36Sopenharmony_ci - const: nvidia,tegra186-timer 2362306a36Sopenharmony_ci description: > 2462306a36Sopenharmony_ci The Tegra186 timer provides ten 29-bit timer counters. 2562306a36Sopenharmony_ci - const: nvidia,tegra234-timer 2662306a36Sopenharmony_ci description: > 2762306a36Sopenharmony_ci The Tegra234 timer provides sixteen 29-bit timer counters. 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci reg: 3062306a36Sopenharmony_ci maxItems: 1 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci interrupts: true 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ciallOf: 3562306a36Sopenharmony_ci - if: 3662306a36Sopenharmony_ci properties: 3762306a36Sopenharmony_ci compatible: 3862306a36Sopenharmony_ci contains: 3962306a36Sopenharmony_ci const: nvidia,tegra186-timer 4062306a36Sopenharmony_ci then: 4162306a36Sopenharmony_ci properties: 4262306a36Sopenharmony_ci interrupts: 4362306a36Sopenharmony_ci maxItems: 10 4462306a36Sopenharmony_ci description: > 4562306a36Sopenharmony_ci One per each timer channels 0 through 9. 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci - if: 4862306a36Sopenharmony_ci properties: 4962306a36Sopenharmony_ci compatible: 5062306a36Sopenharmony_ci contains: 5162306a36Sopenharmony_ci const: nvidia,tegra234-timer 5262306a36Sopenharmony_ci then: 5362306a36Sopenharmony_ci properties: 5462306a36Sopenharmony_ci interrupts: 5562306a36Sopenharmony_ci maxItems: 16 5662306a36Sopenharmony_ci description: > 5762306a36Sopenharmony_ci One per each timer channels 0 through 15. 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_cirequired: 6062306a36Sopenharmony_ci - compatible 6162306a36Sopenharmony_ci - reg 6262306a36Sopenharmony_ci - interrupts 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ciadditionalProperties: false 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ciexamples: 6762306a36Sopenharmony_ci - | 6862306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 6962306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/irq.h> 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci timer@3010000 { 7262306a36Sopenharmony_ci compatible = "nvidia,tegra186-timer"; 7362306a36Sopenharmony_ci reg = <0x03010000 0x000e0000>; 7462306a36Sopenharmony_ci interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 7562306a36Sopenharmony_ci <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 7662306a36Sopenharmony_ci <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 7762306a36Sopenharmony_ci <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 7862306a36Sopenharmony_ci <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 7962306a36Sopenharmony_ci <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 8062306a36Sopenharmony_ci <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 8162306a36Sopenharmony_ci <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 8262306a36Sopenharmony_ci <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 8362306a36Sopenharmony_ci <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 8462306a36Sopenharmony_ci }; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci - | 8762306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 8862306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/irq.h> 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci timer@2080000 { 9162306a36Sopenharmony_ci compatible = "nvidia,tegra234-timer"; 9262306a36Sopenharmony_ci reg = <0x02080000 0x00121000>; 9362306a36Sopenharmony_ci interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 9462306a36Sopenharmony_ci <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 9562306a36Sopenharmony_ci <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 9662306a36Sopenharmony_ci <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 9762306a36Sopenharmony_ci <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 9862306a36Sopenharmony_ci <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 9962306a36Sopenharmony_ci <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 10062306a36Sopenharmony_ci <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>, 10162306a36Sopenharmony_ci <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>, 10262306a36Sopenharmony_ci <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>, 10362306a36Sopenharmony_ci <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>, 10462306a36Sopenharmony_ci <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>, 10562306a36Sopenharmony_ci <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 10662306a36Sopenharmony_ci <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 10762306a36Sopenharmony_ci <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 10862306a36Sopenharmony_ci <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 10962306a36Sopenharmony_ci }; 110