162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/timer/nvidia,tegra-timer.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: NVIDIA Tegra timer 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Stephen Warren <swarren@nvidia.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ciallOf: 1362306a36Sopenharmony_ci - if: 1462306a36Sopenharmony_ci properties: 1562306a36Sopenharmony_ci compatible: 1662306a36Sopenharmony_ci contains: 1762306a36Sopenharmony_ci const: nvidia,tegra210-timer 1862306a36Sopenharmony_ci then: 1962306a36Sopenharmony_ci properties: 2062306a36Sopenharmony_ci interrupts: 2162306a36Sopenharmony_ci # Either a single combined interrupt or up to 14 individual interrupts 2262306a36Sopenharmony_ci minItems: 1 2362306a36Sopenharmony_ci maxItems: 14 2462306a36Sopenharmony_ci description: > 2562306a36Sopenharmony_ci A list of 14 interrupts; one per each timer channels 0 through 13 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci - if: 2862306a36Sopenharmony_ci properties: 2962306a36Sopenharmony_ci compatible: 3062306a36Sopenharmony_ci oneOf: 3162306a36Sopenharmony_ci - items: 3262306a36Sopenharmony_ci - enum: 3362306a36Sopenharmony_ci - nvidia,tegra114-timer 3462306a36Sopenharmony_ci - nvidia,tegra124-timer 3562306a36Sopenharmony_ci - nvidia,tegra132-timer 3662306a36Sopenharmony_ci - const: nvidia,tegra30-timer 3762306a36Sopenharmony_ci - items: 3862306a36Sopenharmony_ci - const: nvidia,tegra30-timer 3962306a36Sopenharmony_ci - const: nvidia,tegra20-timer 4062306a36Sopenharmony_ci then: 4162306a36Sopenharmony_ci properties: 4262306a36Sopenharmony_ci interrupts: 4362306a36Sopenharmony_ci # Either a single combined interrupt or up to 6 individual interrupts 4462306a36Sopenharmony_ci minItems: 1 4562306a36Sopenharmony_ci maxItems: 6 4662306a36Sopenharmony_ci description: > 4762306a36Sopenharmony_ci A list of 6 interrupts; one per each of timer channels 1 through 5, 4862306a36Sopenharmony_ci and one for the shared interrupt for the remaining channels. 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci - if: 5162306a36Sopenharmony_ci properties: 5262306a36Sopenharmony_ci compatible: 5362306a36Sopenharmony_ci const: nvidia,tegra20-timer 5462306a36Sopenharmony_ci then: 5562306a36Sopenharmony_ci properties: 5662306a36Sopenharmony_ci interrupts: 5762306a36Sopenharmony_ci # Either a single combined interrupt or up to 4 individual interrupts 5862306a36Sopenharmony_ci minItems: 1 5962306a36Sopenharmony_ci maxItems: 4 6062306a36Sopenharmony_ci description: | 6162306a36Sopenharmony_ci A list of 4 interrupts; one per timer channel. 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ciproperties: 6462306a36Sopenharmony_ci compatible: 6562306a36Sopenharmony_ci oneOf: 6662306a36Sopenharmony_ci - const: nvidia,tegra210-timer 6762306a36Sopenharmony_ci description: > 6862306a36Sopenharmony_ci The Tegra210 timer provides fourteen 29-bit timer counters and one 32-bit 6962306a36Sopenharmony_ci timestamp counter. The TMRs run at either a fixed 1 MHz clock rate derived 7062306a36Sopenharmony_ci from the oscillator clock (TMR0-TMR9) or directly at the oscillator clock 7162306a36Sopenharmony_ci (TMR10-TMR13). Each TMR can be programmed to generate one-shot, periodic, 7262306a36Sopenharmony_ci or watchdog interrupts. 7362306a36Sopenharmony_ci - items: 7462306a36Sopenharmony_ci - enum: 7562306a36Sopenharmony_ci - nvidia,tegra114-timer 7662306a36Sopenharmony_ci - nvidia,tegra124-timer 7762306a36Sopenharmony_ci - nvidia,tegra132-timer 7862306a36Sopenharmony_ci - const: nvidia,tegra30-timer 7962306a36Sopenharmony_ci - items: 8062306a36Sopenharmony_ci - const: nvidia,tegra30-timer 8162306a36Sopenharmony_ci - const: nvidia,tegra20-timer 8262306a36Sopenharmony_ci description: > 8362306a36Sopenharmony_ci The Tegra30 timer provides ten 29-bit timer channels, a single 32-bit free 8462306a36Sopenharmony_ci running counter, and 5 watchdog modules. The first two channels may also 8562306a36Sopenharmony_ci trigger a legacy watchdog reset. 8662306a36Sopenharmony_ci - const: nvidia,tegra20-timer 8762306a36Sopenharmony_ci description: > 8862306a36Sopenharmony_ci The Tegra20 timer provides four 29-bit timer channels and a single 32-bit free 8962306a36Sopenharmony_ci running counter. The first two channels may also trigger a watchdog reset. 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci reg: 9262306a36Sopenharmony_ci maxItems: 1 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci interrupts: true 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ci clocks: 9762306a36Sopenharmony_ci maxItems: 1 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci clock-names: 10062306a36Sopenharmony_ci items: 10162306a36Sopenharmony_ci - const: timer 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_cirequired: 10562306a36Sopenharmony_ci - compatible 10662306a36Sopenharmony_ci - reg 10762306a36Sopenharmony_ci - interrupts 10862306a36Sopenharmony_ci - clocks 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ciadditionalProperties: false 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ciexamples: 11362306a36Sopenharmony_ci - | 11462306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/irq.h> 11562306a36Sopenharmony_ci timer@60005000 { 11662306a36Sopenharmony_ci compatible = "nvidia,tegra30-timer", "nvidia,tegra20-timer"; 11762306a36Sopenharmony_ci reg = <0x60005000 0x400>; 11862306a36Sopenharmony_ci interrupts = <0 0 IRQ_TYPE_LEVEL_HIGH>, 11962306a36Sopenharmony_ci <0 1 IRQ_TYPE_LEVEL_HIGH>, 12062306a36Sopenharmony_ci <0 41 IRQ_TYPE_LEVEL_HIGH>, 12162306a36Sopenharmony_ci <0 42 IRQ_TYPE_LEVEL_HIGH>, 12262306a36Sopenharmony_ci <0 121 IRQ_TYPE_LEVEL_HIGH>, 12362306a36Sopenharmony_ci <0 122 IRQ_TYPE_LEVEL_HIGH>; 12462306a36Sopenharmony_ci clocks = <&tegra_car 214>; 12562306a36Sopenharmony_ci }; 12662306a36Sopenharmony_ci - | 12762306a36Sopenharmony_ci #include <dt-bindings/clock/tegra210-car.h> 12862306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 12962306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/irq.h> 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci timer@60005000 { 13262306a36Sopenharmony_ci compatible = "nvidia,tegra210-timer"; 13362306a36Sopenharmony_ci reg = <0x60005000 0x400>; 13462306a36Sopenharmony_ci interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>, 13562306a36Sopenharmony_ci <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 13662306a36Sopenharmony_ci <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 13762306a36Sopenharmony_ci <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 13862306a36Sopenharmony_ci <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 13962306a36Sopenharmony_ci <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 14062306a36Sopenharmony_ci <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>, 14162306a36Sopenharmony_ci <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>, 14262306a36Sopenharmony_ci <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>, 14362306a36Sopenharmony_ci <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>, 14462306a36Sopenharmony_ci <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>, 14562306a36Sopenharmony_ci <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>, 14662306a36Sopenharmony_ci <GIC_SPI 178 IRQ_TYPE_LEVEL_HIGH>, 14762306a36Sopenharmony_ci <GIC_SPI 179 IRQ_TYPE_LEVEL_HIGH>; 14862306a36Sopenharmony_ci clocks = <&tegra_car TEGRA210_CLK_TIMER>; 14962306a36Sopenharmony_ci clock-names = "timer"; 15062306a36Sopenharmony_ci }; 151