162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/soc/qcom/qcom,smsm.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: Qualcomm Shared Memory State Machine
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Andy Gross <agross@kernel.org>
1162306a36Sopenharmony_ci  - Bjorn Andersson <bjorn.andersson@linaro.org>
1262306a36Sopenharmony_ci  - Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_cidescription:
1562306a36Sopenharmony_ci  The Shared Memory State Machine facilitates broadcasting of single bit state
1662306a36Sopenharmony_ci  information between the processors in a Qualcomm SoC. Each processor is
1762306a36Sopenharmony_ci  assigned 32 bits of state that can be modified. A processor can through a
1862306a36Sopenharmony_ci  matrix of bitmaps signal subscription of notifications upon changes to a
1962306a36Sopenharmony_ci  certain bit owned by a certain remote processor.
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ciproperties:
2262306a36Sopenharmony_ci  compatible:
2362306a36Sopenharmony_ci    const: qcom,smsm
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci  '#address-cells':
2662306a36Sopenharmony_ci    const: 1
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci  qcom,local-host:
2962306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/uint32
3062306a36Sopenharmony_ci    default: 0
3162306a36Sopenharmony_ci    description:
3262306a36Sopenharmony_ci      Identifier of the local processor in the list of hosts, or in other words
3362306a36Sopenharmony_ci      specifier of the column in the subscription matrix representing the local
3462306a36Sopenharmony_ci      processor.
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci  '#size-cells':
3762306a36Sopenharmony_ci    const: 0
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_cipatternProperties:
4062306a36Sopenharmony_ci  "^qcom,ipc-[1-4]$":
4162306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/phandle-array
4262306a36Sopenharmony_ci    items:
4362306a36Sopenharmony_ci      - items:
4462306a36Sopenharmony_ci          - description: phandle to a syscon node representing the APCS registers
4562306a36Sopenharmony_ci          - description: u32 representing offset to the register within the syscon
4662306a36Sopenharmony_ci          - description: u32 representing the ipc bit within the register
4762306a36Sopenharmony_ci    description:
4862306a36Sopenharmony_ci      Three entries specifying the outgoing ipc bit used for signaling the N:th
4962306a36Sopenharmony_ci      remote processor.
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci  "@[0-9a-f]$":
5262306a36Sopenharmony_ci    type: object
5362306a36Sopenharmony_ci    description:
5462306a36Sopenharmony_ci      Each processor's state bits are described by a subnode of the SMSM device
5562306a36Sopenharmony_ci      node.  Nodes can either be flagged as an interrupt-controller to denote a
5662306a36Sopenharmony_ci      remote processor's state bits or the local processors bits.  The node
5762306a36Sopenharmony_ci      names are not important.
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci    properties:
6062306a36Sopenharmony_ci      reg:
6162306a36Sopenharmony_ci        maxItems: 1
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci      interrupt-controller:
6462306a36Sopenharmony_ci        description:
6562306a36Sopenharmony_ci          Marks the entry as a interrupt-controller and the state bits to
6662306a36Sopenharmony_ci          belong to a remote processor.
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_ci      '#interrupt-cells':
6962306a36Sopenharmony_ci        const: 2
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci      interrupts:
7262306a36Sopenharmony_ci        maxItems: 1
7362306a36Sopenharmony_ci        description:
7462306a36Sopenharmony_ci          One entry specifying remote IRQ used by the remote processor to
7562306a36Sopenharmony_ci          signal changes of its state bits.
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci      '#qcom,smem-state-cells':
7862306a36Sopenharmony_ci        $ref: /schemas/types.yaml#/definitions/uint32
7962306a36Sopenharmony_ci        const: 1
8062306a36Sopenharmony_ci        description:
8162306a36Sopenharmony_ci          Required for local entry. Denotes bit number.
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci    required:
8462306a36Sopenharmony_ci      - reg
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci    oneOf:
8762306a36Sopenharmony_ci      - required:
8862306a36Sopenharmony_ci          - '#qcom,smem-state-cells'
8962306a36Sopenharmony_ci      - required:
9062306a36Sopenharmony_ci          - interrupt-controller
9162306a36Sopenharmony_ci          - '#interrupt-cells'
9262306a36Sopenharmony_ci          - interrupts
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci    additionalProperties: false
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cirequired:
9762306a36Sopenharmony_ci  - compatible
9862306a36Sopenharmony_ci  - '#address-cells'
9962306a36Sopenharmony_ci  - '#size-cells'
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_cianyOf:
10262306a36Sopenharmony_ci  - required:
10362306a36Sopenharmony_ci      - qcom,ipc-1
10462306a36Sopenharmony_ci  - required:
10562306a36Sopenharmony_ci      - qcom,ipc-2
10662306a36Sopenharmony_ci  - required:
10762306a36Sopenharmony_ci      - qcom,ipc-3
10862306a36Sopenharmony_ci  - required:
10962306a36Sopenharmony_ci      - qcom,ipc-4
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ciadditionalProperties: false
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ciexamples:
11462306a36Sopenharmony_ci  # The following example shows the SMEM setup for controlling properties of
11562306a36Sopenharmony_ci  # the wireless processor, defined from the 8974 apps processor's
11662306a36Sopenharmony_ci  # point-of-view. It encompasses one outbound entry and the outgoing interrupt
11762306a36Sopenharmony_ci  # for the wireless processor.
11862306a36Sopenharmony_ci  - |
11962306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ci    shared-memory {
12262306a36Sopenharmony_ci        compatible = "qcom,smsm";
12362306a36Sopenharmony_ci        #address-cells = <1>;
12462306a36Sopenharmony_ci        #size-cells = <0>;
12562306a36Sopenharmony_ci        qcom,ipc-3 = <&apcs 8 19>;
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci        apps_smsm: apps@0 {
12862306a36Sopenharmony_ci            reg = <0>;
12962306a36Sopenharmony_ci            #qcom,smem-state-cells = <1>;
13062306a36Sopenharmony_ci        };
13162306a36Sopenharmony_ci
13262306a36Sopenharmony_ci        wcnss_smsm: wcnss@7 {
13362306a36Sopenharmony_ci            reg = <7>;
13462306a36Sopenharmony_ci            interrupts = <GIC_SPI 144 IRQ_TYPE_EDGE_RISING>;
13562306a36Sopenharmony_ci            interrupt-controller;
13662306a36Sopenharmony_ci            #interrupt-cells = <2>;
13762306a36Sopenharmony_ci        };
13862306a36Sopenharmony_ci    };
139