162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/serial/qcom,msm-uartdm.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Qualcomm MSM Serial UARTDM 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Andy Gross <agross@kernel.org> 1162306a36Sopenharmony_ci - Bjorn Andersson <bjorn.andersson@linaro.org> 1262306a36Sopenharmony_ci - Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_cidescription: | 1562306a36Sopenharmony_ci The MSM serial UARTDM hardware is designed for high-speed use cases where the 1662306a36Sopenharmony_ci transmit and/or receive channels can be offloaded to a dma-engine. From a 1762306a36Sopenharmony_ci software perspective it's mostly compatible with the MSM serial UART except 1862306a36Sopenharmony_ci that it supports reading and writing multiple characters at a time. 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ci Note:: Aliases may be defined to ensure the correct ordering of the UARTs. 2162306a36Sopenharmony_ci The alias serialN will result in the UART being assigned port N. If any 2262306a36Sopenharmony_ci serialN alias exists, then an alias must exist for each enabled UART. The 2362306a36Sopenharmony_ci serialN aliases should be in a .dts file instead of in a .dtsi file. 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ciproperties: 2662306a36Sopenharmony_ci compatible: 2762306a36Sopenharmony_ci items: 2862306a36Sopenharmony_ci - enum: 2962306a36Sopenharmony_ci - qcom,msm-uartdm-v1.1 3062306a36Sopenharmony_ci - qcom,msm-uartdm-v1.2 3162306a36Sopenharmony_ci - qcom,msm-uartdm-v1.3 3262306a36Sopenharmony_ci - qcom,msm-uartdm-v1.4 3362306a36Sopenharmony_ci - const: qcom,msm-uartdm 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci clocks: 3662306a36Sopenharmony_ci maxItems: 2 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci clock-names: 3962306a36Sopenharmony_ci items: 4062306a36Sopenharmony_ci - const: core 4162306a36Sopenharmony_ci - const: iface 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci dmas: 4462306a36Sopenharmony_ci maxItems: 2 4562306a36Sopenharmony_ci 4662306a36Sopenharmony_ci dma-names: 4762306a36Sopenharmony_ci items: 4862306a36Sopenharmony_ci - const: tx 4962306a36Sopenharmony_ci - const: rx 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci interrupts: 5262306a36Sopenharmony_ci maxItems: 1 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci qcom,rx-crci: 5562306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32 5662306a36Sopenharmony_ci description: 5762306a36Sopenharmony_ci Identificator for Client Rate Control Interface to be used with RX DMA 5862306a36Sopenharmony_ci channel. Required when using DMA for reception with UARTDM v1.3 and 5962306a36Sopenharmony_ci below. 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci qcom,tx-crci: 6262306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32 6362306a36Sopenharmony_ci description: 6462306a36Sopenharmony_ci Identificator for Client Rate Control Interface to be used with TX DMA 6562306a36Sopenharmony_ci channel. Required when using DMA for transmission with UARTDM v1.3 and 6662306a36Sopenharmony_ci below. 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci reg: 6962306a36Sopenharmony_ci minItems: 1 7062306a36Sopenharmony_ci items: 7162306a36Sopenharmony_ci - description: Main control registers 7262306a36Sopenharmony_ci - description: An optional second register location shall specify the GSBI control region. 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_cirequired: 7562306a36Sopenharmony_ci - compatible 7662306a36Sopenharmony_ci - clock-names 7762306a36Sopenharmony_ci - clocks 7862306a36Sopenharmony_ci - interrupts 7962306a36Sopenharmony_ci - reg 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ciunevaluatedProperties: false 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ciallOf: 8462306a36Sopenharmony_ci - $ref: /schemas/serial/serial.yaml# 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci - if: 8762306a36Sopenharmony_ci properties: 8862306a36Sopenharmony_ci compatible: 8962306a36Sopenharmony_ci contains: 9062306a36Sopenharmony_ci const: qcom,msm-uartdm-v1.3 9162306a36Sopenharmony_ci then: 9262306a36Sopenharmony_ci properties: 9362306a36Sopenharmony_ci reg: 9462306a36Sopenharmony_ci minItems: 2 9562306a36Sopenharmony_ci else: 9662306a36Sopenharmony_ci properties: 9762306a36Sopenharmony_ci reg: 9862306a36Sopenharmony_ci maxItems: 1 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ciexamples: 10162306a36Sopenharmony_ci - | 10262306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci serial@f991e000 { 10562306a36Sopenharmony_ci compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 10662306a36Sopenharmony_ci reg = <0xf991e000 0x1000>; 10762306a36Sopenharmony_ci interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 10862306a36Sopenharmony_ci clocks = <&blsp1_uart2_apps_cxc>, <&blsp1_ahb_cxc>; 10962306a36Sopenharmony_ci clock-names = "core", "iface"; 11062306a36Sopenharmony_ci dmas = <&dma0 0>, <&dma0 1>; 11162306a36Sopenharmony_ci dma-names = "tx", "rx"; 11262306a36Sopenharmony_ci }; 113