162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/reset/intel,rcu-gw.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: System Reset Controller on Intel Gateway SoCs 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Dilip Kota <eswara.kota@linux.intel.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_ciproperties: 1362306a36Sopenharmony_ci compatible: 1462306a36Sopenharmony_ci enum: 1562306a36Sopenharmony_ci - intel,rcu-lgm 1662306a36Sopenharmony_ci - intel,rcu-xrx200 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ci reg: 1962306a36Sopenharmony_ci description: Reset controller registers. 2062306a36Sopenharmony_ci maxItems: 1 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci intel,global-reset: 2362306a36Sopenharmony_ci description: Global reset register offset and bit offset. 2462306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32-array 2562306a36Sopenharmony_ci items: 2662306a36Sopenharmony_ci - description: Register offset 2762306a36Sopenharmony_ci - description: Register bit offset 2862306a36Sopenharmony_ci minimum: 0 2962306a36Sopenharmony_ci maximum: 31 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci "#reset-cells": 3262306a36Sopenharmony_ci minimum: 2 3362306a36Sopenharmony_ci maximum: 3 3462306a36Sopenharmony_ci description: | 3562306a36Sopenharmony_ci First cell is reset request register offset. 3662306a36Sopenharmony_ci Second cell is bit offset in reset request register. 3762306a36Sopenharmony_ci Third cell is bit offset in reset status register. 3862306a36Sopenharmony_ci For LGM SoC, reset cell count is 2 as bit offset in 3962306a36Sopenharmony_ci reset request and reset status registers is same. Whereas 4062306a36Sopenharmony_ci 3 for legacy SoCs as bit offset differs. 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_cirequired: 4362306a36Sopenharmony_ci - compatible 4462306a36Sopenharmony_ci - reg 4562306a36Sopenharmony_ci - intel,global-reset 4662306a36Sopenharmony_ci - "#reset-cells" 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ciadditionalProperties: false 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ciexamples: 5162306a36Sopenharmony_ci - | 5262306a36Sopenharmony_ci rcu0: reset-controller@e0000000 { 5362306a36Sopenharmony_ci compatible = "intel,rcu-lgm"; 5462306a36Sopenharmony_ci reg = <0xe0000000 0x20000>; 5562306a36Sopenharmony_ci intel,global-reset = <0x10 30>; 5662306a36Sopenharmony_ci #reset-cells = <2>; 5762306a36Sopenharmony_ci }; 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci pwm: pwm@e0d00000 { 6062306a36Sopenharmony_ci compatible = "intel,lgm-pwm"; 6162306a36Sopenharmony_ci reg = <0xe0d00000 0x30>; 6262306a36Sopenharmony_ci clocks = <&cgu0 1>; 6362306a36Sopenharmony_ci #pwm-cells = <2>; 6462306a36Sopenharmony_ci resets = <&rcu0 0x30 21>; 6562306a36Sopenharmony_ci }; 66