162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/pinctrl/renesas,rzv2m-pinctrl.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Renesas RZ/V2M combined Pin and GPIO controller 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Fabrizio Castro <fabrizio.castro.jz@renesas.com> 1162306a36Sopenharmony_ci - Geert Uytterhoeven <geert+renesas@glider.be> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_cidescription: 1462306a36Sopenharmony_ci The Renesas RZ/V2M SoC features a combined Pin and GPIO controller. 1562306a36Sopenharmony_ci Pin multiplexing and GPIO configuration is performed on a per-pin basis. 1662306a36Sopenharmony_ci Each port features up to 16 pins, each of them configurable for GPIO function 1762306a36Sopenharmony_ci (port mode) or in alternate function mode. 1862306a36Sopenharmony_ci Up to 8 different alternate function modes exist for each single pin. 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ciproperties: 2162306a36Sopenharmony_ci compatible: 2262306a36Sopenharmony_ci const: renesas,r9a09g011-pinctrl # RZ/V2M 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci reg: 2562306a36Sopenharmony_ci maxItems: 1 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci gpio-controller: true 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci '#gpio-cells': 3062306a36Sopenharmony_ci const: 2 3162306a36Sopenharmony_ci description: 3262306a36Sopenharmony_ci The first cell contains the global GPIO port index, constructed using the 3362306a36Sopenharmony_ci RZV2M_GPIO() helper macro in <dt-bindings/pinctrl/rzv2m-pinctrl.h> and the 3462306a36Sopenharmony_ci second cell represents consumer flag as mentioned in ../gpio/gpio.txt 3562306a36Sopenharmony_ci E.g. "RZV2M_GPIO(8, 1)" for P8_1. 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci gpio-ranges: 3862306a36Sopenharmony_ci maxItems: 1 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci interrupts: 4162306a36Sopenharmony_ci description: INEXINT[0..38] corresponding to individual pin inputs. 4262306a36Sopenharmony_ci maxItems: 39 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci clocks: 4562306a36Sopenharmony_ci maxItems: 1 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci power-domains: 4862306a36Sopenharmony_ci maxItems: 1 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci resets: 5162306a36Sopenharmony_ci maxItems: 1 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ciadditionalProperties: 5462306a36Sopenharmony_ci anyOf: 5562306a36Sopenharmony_ci - type: object 5662306a36Sopenharmony_ci allOf: 5762306a36Sopenharmony_ci - $ref: pincfg-node.yaml# 5862306a36Sopenharmony_ci - $ref: pinmux-node.yaml# 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci description: 6162306a36Sopenharmony_ci Pin controller client devices use pin configuration subnodes (children 6262306a36Sopenharmony_ci and grandchildren) for desired pin configuration. 6362306a36Sopenharmony_ci Client device subnodes use below standard properties. 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci properties: 6662306a36Sopenharmony_ci pinmux: 6762306a36Sopenharmony_ci description: 6862306a36Sopenharmony_ci Values are constructed from GPIO port number, pin number, and 6962306a36Sopenharmony_ci alternate function configuration number using the RZV2M_PORT_PINMUX() 7062306a36Sopenharmony_ci helper macro in <dt-bindings/pinctrl/rzv2m-pinctrl.h>. 7162306a36Sopenharmony_ci pins: true 7262306a36Sopenharmony_ci bias-disable: true 7362306a36Sopenharmony_ci bias-pull-down: true 7462306a36Sopenharmony_ci bias-pull-up: true 7562306a36Sopenharmony_ci drive-strength-microamp: 7662306a36Sopenharmony_ci # Superset of supported values 7762306a36Sopenharmony_ci enum: [ 1600, 1800, 2000, 3200, 3800, 4000, 6400, 7800, 8000, 7862306a36Sopenharmony_ci 9000, 9600, 11000, 12000, 13000, 18000 ] 7962306a36Sopenharmony_ci slew-rate: 8062306a36Sopenharmony_ci description: 0 is slow slew rate, 1 is fast slew rate 8162306a36Sopenharmony_ci enum: [ 0, 1 ] 8262306a36Sopenharmony_ci gpio-hog: true 8362306a36Sopenharmony_ci gpios: true 8462306a36Sopenharmony_ci output-high: true 8562306a36Sopenharmony_ci output-low: true 8662306a36Sopenharmony_ci line-name: true 8762306a36Sopenharmony_ci 8862306a36Sopenharmony_ci - type: object 8962306a36Sopenharmony_ci additionalProperties: 9062306a36Sopenharmony_ci $ref: "#/additionalProperties/anyOf/0" 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ciallOf: 9362306a36Sopenharmony_ci - $ref: pinctrl.yaml# 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_cirequired: 9662306a36Sopenharmony_ci - compatible 9762306a36Sopenharmony_ci - reg 9862306a36Sopenharmony_ci - gpio-controller 9962306a36Sopenharmony_ci - '#gpio-cells' 10062306a36Sopenharmony_ci - gpio-ranges 10162306a36Sopenharmony_ci - interrupts 10262306a36Sopenharmony_ci - clocks 10362306a36Sopenharmony_ci - power-domains 10462306a36Sopenharmony_ci - resets 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ciexamples: 10762306a36Sopenharmony_ci - | 10862306a36Sopenharmony_ci #include <dt-bindings/pinctrl/rzv2m-pinctrl.h> 10962306a36Sopenharmony_ci #include <dt-bindings/clock/r9a09g011-cpg.h> 11062306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 11162306a36Sopenharmony_ci 11262306a36Sopenharmony_ci pinctrl: pinctrl@b6250000 { 11362306a36Sopenharmony_ci compatible = "renesas,r9a09g011-pinctrl"; 11462306a36Sopenharmony_ci reg = <0xb6250000 0x800>; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci gpio-controller; 11762306a36Sopenharmony_ci #gpio-cells = <2>; 11862306a36Sopenharmony_ci gpio-ranges = <&pinctrl 0 0 352>; 11962306a36Sopenharmony_ci interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>, 12062306a36Sopenharmony_ci <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>, 12162306a36Sopenharmony_ci <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 12262306a36Sopenharmony_ci <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>, 12362306a36Sopenharmony_ci <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 12462306a36Sopenharmony_ci <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, 12562306a36Sopenharmony_ci <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>, 12662306a36Sopenharmony_ci <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>, 12762306a36Sopenharmony_ci <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>, 12862306a36Sopenharmony_ci <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>, 12962306a36Sopenharmony_ci <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>, 13062306a36Sopenharmony_ci <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>, 13162306a36Sopenharmony_ci <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>, 13262306a36Sopenharmony_ci <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>, 13362306a36Sopenharmony_ci <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>, 13462306a36Sopenharmony_ci <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>, 13562306a36Sopenharmony_ci <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>, 13662306a36Sopenharmony_ci <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>, 13762306a36Sopenharmony_ci <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>, 13862306a36Sopenharmony_ci <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 13962306a36Sopenharmony_ci <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>, 14062306a36Sopenharmony_ci <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>, 14162306a36Sopenharmony_ci <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>, 14262306a36Sopenharmony_ci <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>, 14362306a36Sopenharmony_ci <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, 14462306a36Sopenharmony_ci <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>, 14562306a36Sopenharmony_ci <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>, 14662306a36Sopenharmony_ci <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>, 14762306a36Sopenharmony_ci <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 14862306a36Sopenharmony_ci <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 14962306a36Sopenharmony_ci <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 15062306a36Sopenharmony_ci <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 15162306a36Sopenharmony_ci <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 15262306a36Sopenharmony_ci <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 15362306a36Sopenharmony_ci <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 15462306a36Sopenharmony_ci <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, 15562306a36Sopenharmony_ci <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 15662306a36Sopenharmony_ci <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 15762306a36Sopenharmony_ci <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 15862306a36Sopenharmony_ci clocks = <&cpg CPG_MOD R9A09G011_PFC_PCLK>; 15962306a36Sopenharmony_ci resets = <&cpg R9A09G011_PFC_PRESETN>; 16062306a36Sopenharmony_ci power-domains = <&cpg>; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci i2c2_pins: i2c2 { 16362306a36Sopenharmony_ci pinmux = <RZV2M_PORT_PINMUX(3, 8, 2)>, /* SDA */ 16462306a36Sopenharmony_ci <RZV2M_PORT_PINMUX(3, 9, 2)>; /* SCL */ 16562306a36Sopenharmony_ci }; 16662306a36Sopenharmony_ci }; 167