162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/pinctrl/renesas,rzn1-pinctrl.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Renesas RZ/N1 Pin Controller 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Fabrizio Castro <fabrizio.castro.jz@renesas.com> 1162306a36Sopenharmony_ci - Geert Uytterhoeven <geert+renesas@glider.be> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_ciproperties: 1462306a36Sopenharmony_ci compatible: 1562306a36Sopenharmony_ci items: 1662306a36Sopenharmony_ci - enum: 1762306a36Sopenharmony_ci - renesas,r9a06g032-pinctrl # RZ/N1D 1862306a36Sopenharmony_ci - renesas,r9a06g033-pinctrl # RZ/N1S 1962306a36Sopenharmony_ci - const: renesas,rzn1-pinctrl # Generic RZ/N1 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci reg: 2262306a36Sopenharmony_ci items: 2362306a36Sopenharmony_ci - description: GPIO Multiplexing Level1 Register Block 2462306a36Sopenharmony_ci - description: GPIO Multiplexing Level2 Register Block 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci clocks: 2762306a36Sopenharmony_ci maxItems: 1 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci clock-names: 3062306a36Sopenharmony_ci const: bus 3162306a36Sopenharmony_ci description: 3262306a36Sopenharmony_ci The bus clock, sometimes described as pclk, for register accesses. 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ciallOf: 3562306a36Sopenharmony_ci - $ref: pinctrl.yaml# 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_cirequired: 3862306a36Sopenharmony_ci - compatible 3962306a36Sopenharmony_ci - reg 4062306a36Sopenharmony_ci - clocks 4162306a36Sopenharmony_ci - clock-names 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ciadditionalProperties: 4462306a36Sopenharmony_ci anyOf: 4562306a36Sopenharmony_ci - type: object 4662306a36Sopenharmony_ci allOf: 4762306a36Sopenharmony_ci - $ref: pincfg-node.yaml# 4862306a36Sopenharmony_ci - $ref: pinmux-node.yaml# 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci description: 5162306a36Sopenharmony_ci A pin multiplexing sub-node describes how to configure a set of (or a 5262306a36Sopenharmony_ci single) pin in some desired alternate function mode. 5362306a36Sopenharmony_ci A single sub-node may define several pin configurations. 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci properties: 5662306a36Sopenharmony_ci pinmux: 5762306a36Sopenharmony_ci description: | 5862306a36Sopenharmony_ci Integer array representing pin number and pin multiplexing 5962306a36Sopenharmony_ci configuration. 6062306a36Sopenharmony_ci When a pin has to be configured in alternate function mode, use 6162306a36Sopenharmony_ci this property to identify the pin by its global index, and provide 6262306a36Sopenharmony_ci its alternate function configuration number along with it. 6362306a36Sopenharmony_ci When multiple pins are required to be configured as part of the 6462306a36Sopenharmony_ci same alternate function they shall be specified as members of the 6562306a36Sopenharmony_ci same argument list of a single "pinmux" property. 6662306a36Sopenharmony_ci Integers values in the "pinmux" argument list are assembled as: 6762306a36Sopenharmony_ci (PIN | MUX_FUNC << 8) 6862306a36Sopenharmony_ci where PIN directly corresponds to the pl_gpio pin number and 6962306a36Sopenharmony_ci MUX_FUNC is one of the alternate function identifiers defined in: 7062306a36Sopenharmony_ci <include/dt-bindings/pinctrl/rzn1-pinctrl.h> 7162306a36Sopenharmony_ci These identifiers collapse the IO Multiplex Configuration Level 1 7262306a36Sopenharmony_ci and Level 2 numbers that are detailed in the hardware reference 7362306a36Sopenharmony_ci manual into a single number. The identifiers for Level 2 are simply 7462306a36Sopenharmony_ci offset by 10. Additional identifiers are provided to specify the 7562306a36Sopenharmony_ci MDIO source peripheral. 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci bias-disable: true 7862306a36Sopenharmony_ci bias-pull-up: 7962306a36Sopenharmony_ci description: Pull up the pin with 50 kOhm 8062306a36Sopenharmony_ci bias-pull-down: 8162306a36Sopenharmony_ci description: Pull down the pin with 50 kOhm 8262306a36Sopenharmony_ci bias-high-impedance: true 8362306a36Sopenharmony_ci drive-strength: 8462306a36Sopenharmony_ci enum: [ 4, 6, 8, 12 ] 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci required: 8762306a36Sopenharmony_ci - pinmux 8862306a36Sopenharmony_ci 8962306a36Sopenharmony_ci additionalProperties: 9062306a36Sopenharmony_ci $ref: "#/additionalProperties/anyOf/0" 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci - type: object 9362306a36Sopenharmony_ci additionalProperties: 9462306a36Sopenharmony_ci $ref: "#/additionalProperties/anyOf/0" 9562306a36Sopenharmony_ci 9662306a36Sopenharmony_ciexamples: 9762306a36Sopenharmony_ci - | 9862306a36Sopenharmony_ci #include <dt-bindings/clock/r9a06g032-sysctrl.h> 9962306a36Sopenharmony_ci #include <dt-bindings/pinctrl/rzn1-pinctrl.h> 10062306a36Sopenharmony_ci pinctrl: pinctrl@40067000 { 10162306a36Sopenharmony_ci compatible = "renesas,r9a06g032-pinctrl", "renesas,rzn1-pinctrl"; 10262306a36Sopenharmony_ci reg = <0x40067000 0x1000>, <0x51000000 0x480>; 10362306a36Sopenharmony_ci clocks = <&sysctrl R9A06G032_HCLK_PINCONFIG>; 10462306a36Sopenharmony_ci clock-names = "bus"; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci /* 10762306a36Sopenharmony_ci * A serial communication interface with a TX output pin and an RX 10862306a36Sopenharmony_ci * input pin. 10962306a36Sopenharmony_ci */ 11062306a36Sopenharmony_ci pins_uart0: pins_uart0 { 11162306a36Sopenharmony_ci pinmux = < 11262306a36Sopenharmony_ci RZN1_PINMUX(103, RZN1_FUNC_UART0_I) /* UART0_TXD */ 11362306a36Sopenharmony_ci RZN1_PINMUX(104, RZN1_FUNC_UART0_I) /* UART0_RXD */ 11462306a36Sopenharmony_ci >; 11562306a36Sopenharmony_ci }; 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci /* 11862306a36Sopenharmony_ci * Set the pull-up on the RXD pin of the UART. 11962306a36Sopenharmony_ci */ 12062306a36Sopenharmony_ci pins_uart0_alt: pins_uart0_alt { 12162306a36Sopenharmony_ci pinmux = <RZN1_PINMUX(103, RZN1_FUNC_UART0_I)>; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci pins_uart6_rx { 12462306a36Sopenharmony_ci pinmux = <RZN1_PINMUX(104, RZN1_FUNC_UART0_I)>; 12562306a36Sopenharmony_ci bias-pull-up; 12662306a36Sopenharmony_ci }; 12762306a36Sopenharmony_ci }; 12862306a36Sopenharmony_ci }; 129