162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/pinctrl/renesas,rzg2l-pinctrl.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Renesas RZ/{G2L,V2L} combined Pin and GPIO controller 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Geert Uytterhoeven <geert+renesas@glider.be> 1162306a36Sopenharmony_ci - Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_cidescription: 1462306a36Sopenharmony_ci The Renesas SoCs of the RZ/{G2L,V2L} alike series feature a combined Pin and 1562306a36Sopenharmony_ci GPIO controller. 1662306a36Sopenharmony_ci Pin multiplexing and GPIO configuration is performed on a per-pin basis. 1762306a36Sopenharmony_ci Each port features up to 8 pins, each of them configurable for GPIO function 1862306a36Sopenharmony_ci (port mode) or in alternate function mode. 1962306a36Sopenharmony_ci Up to 8 different alternate function modes exist for each single pin. 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ciproperties: 2262306a36Sopenharmony_ci compatible: 2362306a36Sopenharmony_ci oneOf: 2462306a36Sopenharmony_ci - items: 2562306a36Sopenharmony_ci - enum: 2662306a36Sopenharmony_ci - renesas,r9a07g043-pinctrl # RZ/G2UL{Type-1,Type-2} and RZ/Five 2762306a36Sopenharmony_ci - renesas,r9a07g044-pinctrl # RZ/G2{L,LC} 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci - items: 3062306a36Sopenharmony_ci - enum: 3162306a36Sopenharmony_ci - renesas,r9a07g054-pinctrl # RZ/V2L 3262306a36Sopenharmony_ci - const: renesas,r9a07g044-pinctrl # RZ/G2{L,LC} fallback for RZ/V2L 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci reg: 3562306a36Sopenharmony_ci maxItems: 1 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci gpio-controller: true 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci '#gpio-cells': 4062306a36Sopenharmony_ci const: 2 4162306a36Sopenharmony_ci description: 4262306a36Sopenharmony_ci The first cell contains the global GPIO port index, constructed using the 4362306a36Sopenharmony_ci RZG2L_GPIO() helper macro in <dt-bindings/pinctrl/rzg2l-pinctrl.h> and the 4462306a36Sopenharmony_ci second cell represents consumer flag as mentioned in ../gpio/gpio.txt 4562306a36Sopenharmony_ci E.g. "RZG2L_GPIO(39, 1)" for P39_1. 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci gpio-ranges: 4862306a36Sopenharmony_ci maxItems: 1 4962306a36Sopenharmony_ci 5062306a36Sopenharmony_ci interrupt-controller: true 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci '#interrupt-cells': 5362306a36Sopenharmony_ci const: 2 5462306a36Sopenharmony_ci description: 5562306a36Sopenharmony_ci The first cell contains the global GPIO port index, constructed using the 5662306a36Sopenharmony_ci RZG2L_GPIO() helper macro in <dt-bindings/pinctrl/rzg2l-pinctrl.h> and the 5762306a36Sopenharmony_ci second cell is used to specify the flag. 5862306a36Sopenharmony_ci E.g. "interrupts = <RZG2L_GPIO(43, 0) IRQ_TYPE_EDGE_FALLING>;" if P43_0 is 5962306a36Sopenharmony_ci being used as an interrupt. 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci clocks: 6262306a36Sopenharmony_ci maxItems: 1 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci power-domains: 6562306a36Sopenharmony_ci maxItems: 1 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci resets: 6862306a36Sopenharmony_ci items: 6962306a36Sopenharmony_ci - description: GPIO_RSTN signal 7062306a36Sopenharmony_ci - description: GPIO_PORT_RESETN signal 7162306a36Sopenharmony_ci - description: GPIO_SPARE_RESETN signal 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ciadditionalProperties: 7462306a36Sopenharmony_ci anyOf: 7562306a36Sopenharmony_ci - type: object 7662306a36Sopenharmony_ci allOf: 7762306a36Sopenharmony_ci - $ref: pincfg-node.yaml# 7862306a36Sopenharmony_ci - $ref: pinmux-node.yaml# 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci description: 8162306a36Sopenharmony_ci Pin controller client devices use pin configuration subnodes (children 8262306a36Sopenharmony_ci and grandchildren) for desired pin configuration. 8362306a36Sopenharmony_ci Client device subnodes use below standard properties. 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci properties: 8662306a36Sopenharmony_ci pinmux: 8762306a36Sopenharmony_ci description: 8862306a36Sopenharmony_ci Values are constructed from GPIO port number, pin number, and 8962306a36Sopenharmony_ci alternate function configuration number using the RZG2L_PORT_PINMUX() 9062306a36Sopenharmony_ci helper macro in <dt-bindings/pinctrl/rzg2l-pinctrl.h>. 9162306a36Sopenharmony_ci pins: true 9262306a36Sopenharmony_ci drive-strength: 9362306a36Sopenharmony_ci enum: [ 2, 4, 8, 12 ] 9462306a36Sopenharmony_ci output-impedance-ohms: 9562306a36Sopenharmony_ci enum: [ 33, 50, 66, 100 ] 9662306a36Sopenharmony_ci power-source: 9762306a36Sopenharmony_ci description: I/O voltage in millivolt. 9862306a36Sopenharmony_ci enum: [ 1800, 2500, 3300 ] 9962306a36Sopenharmony_ci slew-rate: true 10062306a36Sopenharmony_ci gpio-hog: true 10162306a36Sopenharmony_ci gpios: true 10262306a36Sopenharmony_ci input-enable: true 10362306a36Sopenharmony_ci output-high: true 10462306a36Sopenharmony_ci output-low: true 10562306a36Sopenharmony_ci line-name: true 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci - type: object 10862306a36Sopenharmony_ci additionalProperties: 10962306a36Sopenharmony_ci $ref: "#/additionalProperties/anyOf/0" 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ciallOf: 11262306a36Sopenharmony_ci - $ref: pinctrl.yaml# 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_cirequired: 11562306a36Sopenharmony_ci - compatible 11662306a36Sopenharmony_ci - reg 11762306a36Sopenharmony_ci - gpio-controller 11862306a36Sopenharmony_ci - '#gpio-cells' 11962306a36Sopenharmony_ci - gpio-ranges 12062306a36Sopenharmony_ci - interrupt-controller 12162306a36Sopenharmony_ci - '#interrupt-cells' 12262306a36Sopenharmony_ci - clocks 12362306a36Sopenharmony_ci - power-domains 12462306a36Sopenharmony_ci - resets 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ciexamples: 12762306a36Sopenharmony_ci - | 12862306a36Sopenharmony_ci #include <dt-bindings/pinctrl/rzg2l-pinctrl.h> 12962306a36Sopenharmony_ci #include <dt-bindings/clock/r9a07g044-cpg.h> 13062306a36Sopenharmony_ci 13162306a36Sopenharmony_ci pinctrl: pinctrl@11030000 { 13262306a36Sopenharmony_ci compatible = "renesas,r9a07g044-pinctrl"; 13362306a36Sopenharmony_ci reg = <0x11030000 0x10000>; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci gpio-controller; 13662306a36Sopenharmony_ci #gpio-cells = <2>; 13762306a36Sopenharmony_ci gpio-ranges = <&pinctrl 0 0 392>; 13862306a36Sopenharmony_ci interrupt-controller; 13962306a36Sopenharmony_ci #interrupt-cells = <2>; 14062306a36Sopenharmony_ci clocks = <&cpg CPG_MOD R9A07G044_GPIO_HCLK>; 14162306a36Sopenharmony_ci resets = <&cpg R9A07G044_GPIO_RSTN>, 14262306a36Sopenharmony_ci <&cpg R9A07G044_GPIO_PORT_RESETN>, 14362306a36Sopenharmony_ci <&cpg R9A07G044_GPIO_SPARE_RESETN>; 14462306a36Sopenharmony_ci power-domains = <&cpg>; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci scif0_pins: serial0 { 14762306a36Sopenharmony_ci pinmux = <RZG2L_PORT_PINMUX(38, 0, 1)>, /* Tx */ 14862306a36Sopenharmony_ci <RZG2L_PORT_PINMUX(38, 1, 1)>; /* Rx */ 14962306a36Sopenharmony_ci }; 15062306a36Sopenharmony_ci 15162306a36Sopenharmony_ci i2c1_pins: i2c1 { 15262306a36Sopenharmony_ci pins = "RIIC1_SDA", "RIIC1_SCL"; 15362306a36Sopenharmony_ci input-enable; 15462306a36Sopenharmony_ci }; 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_ci sd1-pwr-en-hog { 15762306a36Sopenharmony_ci gpio-hog; 15862306a36Sopenharmony_ci gpios = <RZG2L_GPIO(39, 2) 0>; 15962306a36Sopenharmony_ci output-high; 16062306a36Sopenharmony_ci line-name = "sd1_pwr_en"; 16162306a36Sopenharmony_ci }; 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ci sdhi1_pins: sd1 { 16462306a36Sopenharmony_ci sd1_mux { 16562306a36Sopenharmony_ci pinmux = <RZG2L_PORT_PINMUX(19, 0, 1)>, /* CD */ 16662306a36Sopenharmony_ci <RZG2L_PORT_PINMUX(19, 1, 1)>; /* WP */ 16762306a36Sopenharmony_ci power-source = <3300>; 16862306a36Sopenharmony_ci }; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci sd1_data { 17162306a36Sopenharmony_ci pins = "SD1_DATA0", "SD1_DATA1", "SD1_DATA2", "SD1_DATA3"; 17262306a36Sopenharmony_ci power-source = <3300>; 17362306a36Sopenharmony_ci }; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci sd1_ctrl { 17662306a36Sopenharmony_ci pins = "SD1_CLK", "SD1_CMD"; 17762306a36Sopenharmony_ci power-source = <3300>; 17862306a36Sopenharmony_ci }; 17962306a36Sopenharmony_ci }; 18062306a36Sopenharmony_ci }; 181