162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/pinctrl/qcom,sm8450-tlmm.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Qualcomm Technologies, Inc. SM8450 TLMM block 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Vinod Koul <vkoul@kernel.org> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: 1362306a36Sopenharmony_ci Top Level Mode Multiplexer pin controller in Qualcomm SM8450 SoC. 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_ciallOf: 1662306a36Sopenharmony_ci - $ref: /schemas/pinctrl/qcom,tlmm-common.yaml# 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ciproperties: 1962306a36Sopenharmony_ci compatible: 2062306a36Sopenharmony_ci const: qcom,sm8450-tlmm 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci reg: 2362306a36Sopenharmony_ci maxItems: 1 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci interrupts: 2662306a36Sopenharmony_ci maxItems: 1 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci interrupt-controller: true 2962306a36Sopenharmony_ci "#interrupt-cells": true 3062306a36Sopenharmony_ci gpio-controller: true 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci gpio-reserved-ranges: 3362306a36Sopenharmony_ci minItems: 1 3462306a36Sopenharmony_ci maxItems: 105 3562306a36Sopenharmony_ci 3662306a36Sopenharmony_ci gpio-line-names: 3762306a36Sopenharmony_ci maxItems: 210 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci "#gpio-cells": true 4062306a36Sopenharmony_ci gpio-ranges: true 4162306a36Sopenharmony_ci wakeup-parent: true 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_cirequired: 4462306a36Sopenharmony_ci - compatible 4562306a36Sopenharmony_ci - reg 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ciadditionalProperties: false 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_cipatternProperties: 5062306a36Sopenharmony_ci "-state$": 5162306a36Sopenharmony_ci oneOf: 5262306a36Sopenharmony_ci - $ref: "#/$defs/qcom-sm8450-tlmm-state" 5362306a36Sopenharmony_ci - patternProperties: 5462306a36Sopenharmony_ci "-pins$": 5562306a36Sopenharmony_ci $ref: "#/$defs/qcom-sm8450-tlmm-state" 5662306a36Sopenharmony_ci additionalProperties: false 5762306a36Sopenharmony_ci 5862306a36Sopenharmony_ci$defs: 5962306a36Sopenharmony_ci qcom-sm8450-tlmm-state: 6062306a36Sopenharmony_ci type: object 6162306a36Sopenharmony_ci description: 6262306a36Sopenharmony_ci Pinctrl node's client devices use subnodes for desired pin configuration. 6362306a36Sopenharmony_ci Client device subnodes use below standard properties. 6462306a36Sopenharmony_ci $ref: qcom,tlmm-common.yaml#/$defs/qcom-tlmm-state 6562306a36Sopenharmony_ci unevaluatedProperties: false 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_ci properties: 6862306a36Sopenharmony_ci pins: 6962306a36Sopenharmony_ci description: 7062306a36Sopenharmony_ci List of gpio pins affected by the properties specified in this 7162306a36Sopenharmony_ci subnode. 7262306a36Sopenharmony_ci items: 7362306a36Sopenharmony_ci oneOf: 7462306a36Sopenharmony_ci - pattern: "^gpio([0-9]|[1-9][0-9]|1[0-9][0-9]|20[0-9])$" 7562306a36Sopenharmony_ci - enum: [ ufs_reset, sdc2_clk, sdc2_cmd, sdc2_data ] 7662306a36Sopenharmony_ci minItems: 1 7762306a36Sopenharmony_ci maxItems: 36 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci function: 8062306a36Sopenharmony_ci description: 8162306a36Sopenharmony_ci Specify the alternative function to be configured for the specified 8262306a36Sopenharmony_ci pins. 8362306a36Sopenharmony_ci enum: [ aon_cam, atest_char, atest_usb, audio_ref, cam_mclk, cci_async, 8462306a36Sopenharmony_ci cci_i2c, cci_timer, cmu_rng, coex_uart1, coex_uart2, cri_trng, 8562306a36Sopenharmony_ci cri_trng0, cri_trng1, dbg_out, ddr_bist, ddr_pxi0, ddr_pxi1, 8662306a36Sopenharmony_ci ddr_pxi2, ddr_pxi3, dp_hot, gcc_gp1, gcc_gp2, gcc_gp3, 8762306a36Sopenharmony_ci gpio, ibi_i3c, jitter_bist, mdp_vsync, mdp_vsync0, mdp_vsync1, 8862306a36Sopenharmony_ci mdp_vsync2, mdp_vsync3, mi2s0_data0, mi2s0_data1, mi2s0_sck, 8962306a36Sopenharmony_ci mi2s0_ws, mi2s2_data0, mi2s2_data1, mi2s2_sck, mi2s2_ws, 9062306a36Sopenharmony_ci mss_grfc0, mss_grfc1, mss_grfc10, mss_grfc11, mss_grfc12, 9162306a36Sopenharmony_ci mss_grfc2, mss_grfc3, mss_grfc4, mss_grfc5, mss_grfc6, 9262306a36Sopenharmony_ci mss_grfc7, mss_grfc8, mss_grfc9, nav, pcie0_clkreqn, 9362306a36Sopenharmony_ci pcie1_clkreqn, phase_flag, pll_bist, pll_clk, pri_mi2s, 9462306a36Sopenharmony_ci prng_rosc, qdss_cti, qdss_gpio, qlink0_enable, qlink0_request, 9562306a36Sopenharmony_ci qlink0_wmss, qlink1_enable, qlink1_request, qlink1_wmss, 9662306a36Sopenharmony_ci qlink2_enable, qlink2_request, qlink2_wmss, qspi0, qspi1, 9762306a36Sopenharmony_ci qspi2, qspi3, qspi_clk, qspi_cs, qup0, qup1, qup10, qup11, 9862306a36Sopenharmony_ci qup12, qup13, qup14, qup15, qup16, qup17, qup18, qup19, qup2, 9962306a36Sopenharmony_ci qup20, qup21, qup3, qup4, qup5, qup6, qup7, qup8, qup9, qup_l4, 10062306a36Sopenharmony_ci qup_l5, qup_l6, sd_write, sdc40, sdc41, sdc42, sdc43, sdc4_clk, 10162306a36Sopenharmony_ci sdc4_cmd, sec_mi2s, tb_trig, tgu_ch0, tgu_ch1, tgu_ch2, 10262306a36Sopenharmony_ci tgu_ch3, tmess_prng0, tmess_prng1, tmess_prng2, tmess_prng3, 10362306a36Sopenharmony_ci tsense_pwm1, tsense_pwm2, uim0_clk, uim0_data, uim0_present, 10462306a36Sopenharmony_ci uim0_reset, uim1_clk, uim1_data, uim1_present, uim1_reset, 10562306a36Sopenharmony_ci usb2phy_ac, usb_phy, vfr_0, vfr_1, vsense_trigger ] 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci required: 10862306a36Sopenharmony_ci - pins 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ciexamples: 11162306a36Sopenharmony_ci - | 11262306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 11362306a36Sopenharmony_ci pinctrl@f100000 { 11462306a36Sopenharmony_ci compatible = "qcom,sm8450-tlmm"; 11562306a36Sopenharmony_ci reg = <0x0f100000 0x300000>; 11662306a36Sopenharmony_ci gpio-controller; 11762306a36Sopenharmony_ci #gpio-cells = <2>; 11862306a36Sopenharmony_ci gpio-ranges = <&tlmm 0 0 211>; 11962306a36Sopenharmony_ci interrupt-controller; 12062306a36Sopenharmony_ci #interrupt-cells = <2>; 12162306a36Sopenharmony_ci interrupts = <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>; 12262306a36Sopenharmony_ci 12362306a36Sopenharmony_ci gpio-wo-state { 12462306a36Sopenharmony_ci pins = "gpio1"; 12562306a36Sopenharmony_ci function = "gpio"; 12662306a36Sopenharmony_ci }; 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ci uart-w-state { 12962306a36Sopenharmony_ci rx-pins { 13062306a36Sopenharmony_ci pins = "gpio26"; 13162306a36Sopenharmony_ci function = "qup7"; 13262306a36Sopenharmony_ci bias-pull-up; 13362306a36Sopenharmony_ci }; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci tx-pins { 13662306a36Sopenharmony_ci pins = "gpio27"; 13762306a36Sopenharmony_ci function = "qup7"; 13862306a36Sopenharmony_ci bias-disable; 13962306a36Sopenharmony_ci }; 14062306a36Sopenharmony_ci }; 14162306a36Sopenharmony_ci }; 14262306a36Sopenharmony_ci... 143