162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/pinctrl/microchip,sparx5-sgpio.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Microsemi/Microchip Serial GPIO controller 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Lars Povlsen <lars.povlsen@microchip.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: | 1362306a36Sopenharmony_ci By using a serial interface, the SIO controller significantly extend 1462306a36Sopenharmony_ci the number of available GPIOs with a minimum number of additional 1562306a36Sopenharmony_ci pins on the device. The primary purpose of the SIO controllers is to 1662306a36Sopenharmony_ci connect control signals from SFP modules and to act as an LED 1762306a36Sopenharmony_ci controller. 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ciproperties: 2062306a36Sopenharmony_ci $nodename: 2162306a36Sopenharmony_ci pattern: "^gpio@[0-9a-f]+$" 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci compatible: 2462306a36Sopenharmony_ci enum: 2562306a36Sopenharmony_ci - microchip,sparx5-sgpio 2662306a36Sopenharmony_ci - mscc,ocelot-sgpio 2762306a36Sopenharmony_ci - mscc,luton-sgpio 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci "#address-cells": 3062306a36Sopenharmony_ci const: 1 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci "#size-cells": 3362306a36Sopenharmony_ci const: 0 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci reg: 3662306a36Sopenharmony_ci maxItems: 1 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci clocks: 3962306a36Sopenharmony_ci maxItems: 1 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci microchip,sgpio-port-ranges: 4262306a36Sopenharmony_ci description: This is a sequence of tuples, defining intervals of 4362306a36Sopenharmony_ci enabled ports in the serial input stream. The enabled ports must 4462306a36Sopenharmony_ci match the hardware configuration in order for signals to be 4562306a36Sopenharmony_ci properly written/read to/from the controller holding 4662306a36Sopenharmony_ci registers. Being tuples, then number of arguments must be 4762306a36Sopenharmony_ci even. The tuples mast be ordered (low, high) and are 4862306a36Sopenharmony_ci inclusive. 4962306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32-matrix 5062306a36Sopenharmony_ci items: 5162306a36Sopenharmony_ci items: 5262306a36Sopenharmony_ci - description: | 5362306a36Sopenharmony_ci "low" indicates start bit number of range 5462306a36Sopenharmony_ci minimum: 0 5562306a36Sopenharmony_ci maximum: 31 5662306a36Sopenharmony_ci - description: | 5762306a36Sopenharmony_ci "high" indicates end bit number of range 5862306a36Sopenharmony_ci minimum: 0 5962306a36Sopenharmony_ci maximum: 31 6062306a36Sopenharmony_ci minItems: 1 6162306a36Sopenharmony_ci maxItems: 32 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_ci bus-frequency: 6462306a36Sopenharmony_ci description: The sgpio controller frequency (Hz). This dictates 6562306a36Sopenharmony_ci the serial bitstream speed, which again affects the latency in 6662306a36Sopenharmony_ci getting control signals back and forth between external shift 6762306a36Sopenharmony_ci registers. The speed must be no larger than half the system 6862306a36Sopenharmony_ci clock, and larger than zero. 6962306a36Sopenharmony_ci default: 12500000 7062306a36Sopenharmony_ci 7162306a36Sopenharmony_ci resets: 7262306a36Sopenharmony_ci maxItems: 1 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci reset-names: 7562306a36Sopenharmony_ci items: 7662306a36Sopenharmony_ci - const: switch 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_cipatternProperties: 7962306a36Sopenharmony_ci "^gpio@[0-1]$": 8062306a36Sopenharmony_ci type: object 8162306a36Sopenharmony_ci properties: 8262306a36Sopenharmony_ci compatible: 8362306a36Sopenharmony_ci const: microchip,sparx5-sgpio-bank 8462306a36Sopenharmony_ci 8562306a36Sopenharmony_ci reg: 8662306a36Sopenharmony_ci description: | 8762306a36Sopenharmony_ci The GPIO bank number. "0" is designates the input pin bank, 8862306a36Sopenharmony_ci "1" the output bank. 8962306a36Sopenharmony_ci maxItems: 1 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci gpio-controller: true 9262306a36Sopenharmony_ci 9362306a36Sopenharmony_ci '#gpio-cells': 9462306a36Sopenharmony_ci description: | 9562306a36Sopenharmony_ci Specifies the pin (port and bit) and flags. Note that the 9662306a36Sopenharmony_ci SGIO pin is defined by *2* numbers, a port number between 0 9762306a36Sopenharmony_ci and 31, and a bit index, 0 to 3. The maximum bit number is 9862306a36Sopenharmony_ci controlled indirectly by the "ngpios" property: (ngpios/32). 9962306a36Sopenharmony_ci const: 3 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ci interrupts: 10262306a36Sopenharmony_ci description: Specifies the sgpio IRQ (in parent controller) 10362306a36Sopenharmony_ci maxItems: 1 10462306a36Sopenharmony_ci 10562306a36Sopenharmony_ci interrupt-controller: true 10662306a36Sopenharmony_ci 10762306a36Sopenharmony_ci '#interrupt-cells': 10862306a36Sopenharmony_ci description: 10962306a36Sopenharmony_ci Specifies the pin (port and bit) and flags, as defined in 11062306a36Sopenharmony_ci defined in include/dt-bindings/interrupt-controller/irq.h 11162306a36Sopenharmony_ci const: 3 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ci ngpios: 11462306a36Sopenharmony_ci description: The numbers of GPIO's exposed. This must be a 11562306a36Sopenharmony_ci multiple of 32. 11662306a36Sopenharmony_ci minimum: 32 11762306a36Sopenharmony_ci maximum: 128 11862306a36Sopenharmony_ci 11962306a36Sopenharmony_ci required: 12062306a36Sopenharmony_ci - compatible 12162306a36Sopenharmony_ci - reg 12262306a36Sopenharmony_ci - gpio-controller 12362306a36Sopenharmony_ci - '#gpio-cells' 12462306a36Sopenharmony_ci - ngpios 12562306a36Sopenharmony_ci 12662306a36Sopenharmony_ci additionalProperties: false 12762306a36Sopenharmony_ci 12862306a36Sopenharmony_ciadditionalProperties: false 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_cirequired: 13162306a36Sopenharmony_ci - compatible 13262306a36Sopenharmony_ci - reg 13362306a36Sopenharmony_ci - clocks 13462306a36Sopenharmony_ci - microchip,sgpio-port-ranges 13562306a36Sopenharmony_ci - "#address-cells" 13662306a36Sopenharmony_ci - "#size-cells" 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ciexamples: 13962306a36Sopenharmony_ci - | 14062306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 14162306a36Sopenharmony_ci sgpio2: gpio@1101059c { 14262306a36Sopenharmony_ci #address-cells = <1>; 14362306a36Sopenharmony_ci #size-cells = <0>; 14462306a36Sopenharmony_ci compatible = "microchip,sparx5-sgpio"; 14562306a36Sopenharmony_ci clocks = <&sys_clk>; 14662306a36Sopenharmony_ci pinctrl-0 = <&sgpio2_pins>; 14762306a36Sopenharmony_ci pinctrl-names = "default"; 14862306a36Sopenharmony_ci reg = <0x1101059c 0x118>; 14962306a36Sopenharmony_ci microchip,sgpio-port-ranges = <0 0>, <16 18>, <28 31>; 15062306a36Sopenharmony_ci bus-frequency = <25000000>; 15162306a36Sopenharmony_ci sgpio_in2: gpio@0 { 15262306a36Sopenharmony_ci reg = <0>; 15362306a36Sopenharmony_ci compatible = "microchip,sparx5-sgpio-bank"; 15462306a36Sopenharmony_ci gpio-controller; 15562306a36Sopenharmony_ci #gpio-cells = <3>; 15662306a36Sopenharmony_ci ngpios = <96>; 15762306a36Sopenharmony_ci interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 15862306a36Sopenharmony_ci interrupt-controller; 15962306a36Sopenharmony_ci #interrupt-cells = <3>; 16062306a36Sopenharmony_ci }; 16162306a36Sopenharmony_ci sgpio_out2: gpio@1 { 16262306a36Sopenharmony_ci compatible = "microchip,sparx5-sgpio-bank"; 16362306a36Sopenharmony_ci reg = <1>; 16462306a36Sopenharmony_ci gpio-controller; 16562306a36Sopenharmony_ci #gpio-cells = <3>; 16662306a36Sopenharmony_ci ngpios = <96>; 16762306a36Sopenharmony_ci }; 16862306a36Sopenharmony_ci }; 169