162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/pinctrl/mediatek,mt8183-pinctrl.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: MediaTek MT8183 Pin Controller
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Sean Wang <sean.wang@kernel.org>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cidescription:
1362306a36Sopenharmony_ci  The MediaTek's MT8183 Pin controller is used to control SoC pins.
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ciproperties:
1662306a36Sopenharmony_ci  compatible:
1762306a36Sopenharmony_ci    const: mediatek,mt8183-pinctrl
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci  reg:
2062306a36Sopenharmony_ci    minItems: 10
2162306a36Sopenharmony_ci    maxItems: 10
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci  reg-names:
2462306a36Sopenharmony_ci    items:
2562306a36Sopenharmony_ci      - const: iocfg0
2662306a36Sopenharmony_ci      - const: iocfg1
2762306a36Sopenharmony_ci      - const: iocfg2
2862306a36Sopenharmony_ci      - const: iocfg3
2962306a36Sopenharmony_ci      - const: iocfg4
3062306a36Sopenharmony_ci      - const: iocfg5
3162306a36Sopenharmony_ci      - const: iocfg6
3262306a36Sopenharmony_ci      - const: iocfg7
3362306a36Sopenharmony_ci      - const: iocfg8
3462306a36Sopenharmony_ci      - const: eint
3562306a36Sopenharmony_ci
3662306a36Sopenharmony_ci  gpio-controller: true
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci  "#gpio-cells":
3962306a36Sopenharmony_ci    const: 2
4062306a36Sopenharmony_ci    description:
4162306a36Sopenharmony_ci      Number of cells in GPIO specifier. Since the generic GPIO binding is used,
4262306a36Sopenharmony_ci      the amount of cells must be specified as 2. See the below mentioned gpio
4362306a36Sopenharmony_ci      binding representation for description of particular cells.
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci  gpio-ranges:
4662306a36Sopenharmony_ci    minItems: 1
4762306a36Sopenharmony_ci    maxItems: 5
4862306a36Sopenharmony_ci    description:
4962306a36Sopenharmony_ci      GPIO valid number range.
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci  interrupt-controller: true
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci  interrupts:
5462306a36Sopenharmony_ci    maxItems: 1
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ci  "#interrupt-cells":
5762306a36Sopenharmony_ci    const: 2
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ciallOf:
6062306a36Sopenharmony_ci  - $ref: pinctrl.yaml#
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_cirequired:
6362306a36Sopenharmony_ci  - compatible
6462306a36Sopenharmony_ci  - reg
6562306a36Sopenharmony_ci  - gpio-controller
6662306a36Sopenharmony_ci  - "#gpio-cells"
6762306a36Sopenharmony_ci  - gpio-ranges
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_cipatternProperties:
7062306a36Sopenharmony_ci  '-pins(-[a-z]+)?$':
7162306a36Sopenharmony_ci    type: object
7262306a36Sopenharmony_ci    additionalProperties: false
7362306a36Sopenharmony_ci    patternProperties:
7462306a36Sopenharmony_ci      '^pins':
7562306a36Sopenharmony_ci        type: object
7662306a36Sopenharmony_ci        additionalProperties: false
7762306a36Sopenharmony_ci        description:
7862306a36Sopenharmony_ci          A pinctrl node should contain at least one subnodes representing the
7962306a36Sopenharmony_ci          pinctrl groups available on the machine. Each subnode will list the
8062306a36Sopenharmony_ci          pins it needs, and how they should be configured, with regard to muxer
8162306a36Sopenharmony_ci          configuration, pullups, drive strength, input enable/disable and input
8262306a36Sopenharmony_ci          schmitt.
8362306a36Sopenharmony_ci        $ref: /schemas/pinctrl/pincfg-node.yaml
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ci        properties:
8662306a36Sopenharmony_ci          pinmux:
8762306a36Sopenharmony_ci            description:
8862306a36Sopenharmony_ci              Integer array, represents gpio pin number and mux setting.
8962306a36Sopenharmony_ci              Supported pin number and mux varies for different SoCs, and are
9062306a36Sopenharmony_ci              defined as macros in <soc>-pinfunc.h directly.
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci          bias-disable: true
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci          bias-pull-up: true
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci          bias-pull-down: true
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci          input-enable: true
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci          input-disable: true
10162306a36Sopenharmony_ci
10262306a36Sopenharmony_ci          output-low: true
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci          output-high: true
10562306a36Sopenharmony_ci
10662306a36Sopenharmony_ci          input-schmitt-enable: true
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci          input-schmitt-disable: true
10962306a36Sopenharmony_ci
11062306a36Sopenharmony_ci          drive-strength:
11162306a36Sopenharmony_ci            enum: [2, 4, 6, 8, 10, 12, 14, 16]
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_ci          drive-strength-microamp:
11462306a36Sopenharmony_ci            enum: [125, 250, 500, 1000]
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci          mediatek,drive-strength-adv:
11762306a36Sopenharmony_ci            deprecated: true
11862306a36Sopenharmony_ci            description: |
11962306a36Sopenharmony_ci              DEPRECATED: Please use drive-strength-microamp instead.
12062306a36Sopenharmony_ci              Describe the specific driving setup property.
12162306a36Sopenharmony_ci              For I2C pins, the existing generic driving setup can only support
12262306a36Sopenharmony_ci              2/4/6/8/10/12/14/16mA driving. But in specific driving setup, they
12362306a36Sopenharmony_ci              can support 0.125/0.25/0.5/1mA adjustment. If we enable specific
12462306a36Sopenharmony_ci              driving setup, the existing generic setup will be disabled.
12562306a36Sopenharmony_ci              The specific driving setup is controlled by E1E0EN.
12662306a36Sopenharmony_ci              When E1=0/E0=0, the strength is 0.125mA.
12762306a36Sopenharmony_ci              When E1=0/E0=1, the strength is 0.25mA.
12862306a36Sopenharmony_ci              When E1=1/E0=0, the strength is 0.5mA.
12962306a36Sopenharmony_ci              When E1=1/E0=1, the strength is 1mA.
13062306a36Sopenharmony_ci              EN is used to enable or disable the specific driving setup.
13162306a36Sopenharmony_ci              Valid arguments are described as below:
13262306a36Sopenharmony_ci              0: (E1, E0, EN) = (0, 0, 0)
13362306a36Sopenharmony_ci              1: (E1, E0, EN) = (0, 0, 1)
13462306a36Sopenharmony_ci              2: (E1, E0, EN) = (0, 1, 0)
13562306a36Sopenharmony_ci              3: (E1, E0, EN) = (0, 1, 1)
13662306a36Sopenharmony_ci              4: (E1, E0, EN) = (1, 0, 0)
13762306a36Sopenharmony_ci              5: (E1, E0, EN) = (1, 0, 1)
13862306a36Sopenharmony_ci              6: (E1, E0, EN) = (1, 1, 0)
13962306a36Sopenharmony_ci              7: (E1, E0, EN) = (1, 1, 1)
14062306a36Sopenharmony_ci              So the valid arguments are from 0 to 7.
14162306a36Sopenharmony_ci            $ref: /schemas/types.yaml#/definitions/uint32
14262306a36Sopenharmony_ci            enum: [0, 1, 2, 3, 4, 5, 6, 7]
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci          mediatek,pull-up-adv:
14562306a36Sopenharmony_ci            description: |
14662306a36Sopenharmony_ci              Pull up settings for 2 pull resistors, R0 and R1. User can
14762306a36Sopenharmony_ci              configure those special pins. Valid arguments are described as
14862306a36Sopenharmony_ci              below:
14962306a36Sopenharmony_ci              0: (R1, R0) = (0, 0) which means R1 disabled and R0 disabled.
15062306a36Sopenharmony_ci              1: (R1, R0) = (0, 1) which means R1 disabled and R0 enabled.
15162306a36Sopenharmony_ci              2: (R1, R0) = (1, 0) which means R1 enabled and R0 disabled.
15262306a36Sopenharmony_ci              3: (R1, R0) = (1, 1) which means R1 enabled and R0 enabled.
15362306a36Sopenharmony_ci            $ref: /schemas/types.yaml#/definitions/uint32
15462306a36Sopenharmony_ci            enum: [0, 1, 2, 3]
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci          mediatek,pull-down-adv:
15762306a36Sopenharmony_ci            description: |
15862306a36Sopenharmony_ci              Pull down settings for 2 pull resistors, R0 and R1. User can
15962306a36Sopenharmony_ci              configure those special pins. Valid arguments are described as
16062306a36Sopenharmony_ci              below:
16162306a36Sopenharmony_ci              0: (R1, R0) = (0, 0) which means R1 disabled and R0 disabled.
16262306a36Sopenharmony_ci              1: (R1, R0) = (0, 1) which means R1 disabled and R0 enabled.
16362306a36Sopenharmony_ci              2: (R1, R0) = (1, 0) which means R1 enabled and R0 disabled.
16462306a36Sopenharmony_ci              3: (R1, R0) = (1, 1) which means R1 enabled and R0 enabled.
16562306a36Sopenharmony_ci            $ref: /schemas/types.yaml#/definitions/uint32
16662306a36Sopenharmony_ci            enum: [0, 1, 2, 3]
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci          mediatek,tdsel:
16962306a36Sopenharmony_ci            description:
17062306a36Sopenharmony_ci              An integer describing the steps for output level shifter duty
17162306a36Sopenharmony_ci              cycle when asserted (high pulse width adjustment). Valid arguments
17262306a36Sopenharmony_ci              are from 0 to 15.
17362306a36Sopenharmony_ci            $ref: /schemas/types.yaml#/definitions/uint32
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci          mediatek,rdsel:
17662306a36Sopenharmony_ci            description:
17762306a36Sopenharmony_ci              An integer describing the steps for input level shifter duty cycle
17862306a36Sopenharmony_ci              when asserted (high pulse width adjustment). Valid arguments are
17962306a36Sopenharmony_ci              from 0 to 63.
18062306a36Sopenharmony_ci            $ref: /schemas/types.yaml#/definitions/uint32
18162306a36Sopenharmony_ci
18262306a36Sopenharmony_ci        required:
18362306a36Sopenharmony_ci          - pinmux
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ciadditionalProperties: false
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ciexamples:
18862306a36Sopenharmony_ci  - |
18962306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/irq.h>
19062306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
19162306a36Sopenharmony_ci    #include <dt-bindings/pinctrl/mt8183-pinfunc.h>
19262306a36Sopenharmony_ci
19362306a36Sopenharmony_ci    soc {
19462306a36Sopenharmony_ci        #address-cells = <2>;
19562306a36Sopenharmony_ci        #size-cells = <2>;
19662306a36Sopenharmony_ci
19762306a36Sopenharmony_ci        pio: pinctrl@10005000 {
19862306a36Sopenharmony_ci          compatible = "mediatek,mt8183-pinctrl";
19962306a36Sopenharmony_ci          reg = <0 0x10005000 0 0x1000>,
20062306a36Sopenharmony_ci                <0 0x11f20000 0 0x1000>,
20162306a36Sopenharmony_ci                <0 0x11e80000 0 0x1000>,
20262306a36Sopenharmony_ci                <0 0x11e70000 0 0x1000>,
20362306a36Sopenharmony_ci                <0 0x11e90000 0 0x1000>,
20462306a36Sopenharmony_ci                <0 0x11d30000 0 0x1000>,
20562306a36Sopenharmony_ci                <0 0x11d20000 0 0x1000>,
20662306a36Sopenharmony_ci                <0 0x11c50000 0 0x1000>,
20762306a36Sopenharmony_ci                <0 0x11f30000 0 0x1000>,
20862306a36Sopenharmony_ci                <0 0x1000b000 0 0x1000>;
20962306a36Sopenharmony_ci          reg-names = "iocfg0", "iocfg1", "iocfg2",
21062306a36Sopenharmony_ci                "iocfg3", "iocfg4", "iocfg5",
21162306a36Sopenharmony_ci                "iocfg6", "iocfg7", "iocfg8",
21262306a36Sopenharmony_ci                "eint";
21362306a36Sopenharmony_ci          gpio-controller;
21462306a36Sopenharmony_ci          #gpio-cells = <2>;
21562306a36Sopenharmony_ci          gpio-ranges = <&pio 0 0 192>;
21662306a36Sopenharmony_ci          interrupt-controller;
21762306a36Sopenharmony_ci          interrupts = <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>;
21862306a36Sopenharmony_ci          #interrupt-cells = <2>;
21962306a36Sopenharmony_ci
22062306a36Sopenharmony_ci          i2c0_pins_a: i2c0-pins {
22162306a36Sopenharmony_ci            pins1 {
22262306a36Sopenharmony_ci              pinmux = <PINMUX_GPIO48__FUNC_SCL5>,
22362306a36Sopenharmony_ci                <PINMUX_GPIO49__FUNC_SDA5>;
22462306a36Sopenharmony_ci              mediatek,pull-up-adv = <3>;
22562306a36Sopenharmony_ci              drive-strength-microamp = <1000>;
22662306a36Sopenharmony_ci            };
22762306a36Sopenharmony_ci          };
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci          i2c1_pins_a: i2c1-pins {
23062306a36Sopenharmony_ci            pins {
23162306a36Sopenharmony_ci              pinmux = <PINMUX_GPIO50__FUNC_SCL3>,
23262306a36Sopenharmony_ci                <PINMUX_GPIO51__FUNC_SDA3>;
23362306a36Sopenharmony_ci              mediatek,pull-down-adv = <2>;
23462306a36Sopenharmony_ci            };
23562306a36Sopenharmony_ci          };
23662306a36Sopenharmony_ci        };
23762306a36Sopenharmony_ci    };
238