162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/pinctrl/intel,pinctrl-keembay.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Intel Keem Bay pin controller 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Lakshmi Sowjanya D <lakshmi.sowjanya.d@intel.com> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: | 1362306a36Sopenharmony_ci Intel Keem Bay SoC integrates a pin controller which enables control 1462306a36Sopenharmony_ci of pin directions, input/output values and configuration 1562306a36Sopenharmony_ci for a total of 80 pins. 1662306a36Sopenharmony_ci 1762306a36Sopenharmony_ciproperties: 1862306a36Sopenharmony_ci compatible: 1962306a36Sopenharmony_ci const: intel,keembay-pinctrl 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci reg: 2262306a36Sopenharmony_ci maxItems: 2 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci gpio-controller: true 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci '#gpio-cells': 2762306a36Sopenharmony_ci const: 2 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci ngpios: 3062306a36Sopenharmony_ci description: The number of GPIOs exposed. 3162306a36Sopenharmony_ci const: 80 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci interrupts: 3462306a36Sopenharmony_ci description: 3562306a36Sopenharmony_ci Specifies the interrupt lines to be used by the controller. 3662306a36Sopenharmony_ci Each interrupt line is shared by upto 4 GPIO lines. 3762306a36Sopenharmony_ci maxItems: 8 3862306a36Sopenharmony_ci 3962306a36Sopenharmony_ci interrupt-controller: true 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci '#interrupt-cells': 4262306a36Sopenharmony_ci const: 2 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_cipatternProperties: 4562306a36Sopenharmony_ci '^gpio@[0-9a-f]*$': 4662306a36Sopenharmony_ci type: object 4762306a36Sopenharmony_ci additionalProperties: false 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci description: 5062306a36Sopenharmony_ci Child nodes can be specified to contain pin configuration information, 5162306a36Sopenharmony_ci which can then be utilized by pinctrl client devices. 5262306a36Sopenharmony_ci The following properties are supported. 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci properties: 5562306a36Sopenharmony_ci pins: 5662306a36Sopenharmony_ci description: | 5762306a36Sopenharmony_ci The name(s) of the pins to be configured in the child node. 5862306a36Sopenharmony_ci Supported pin names are "GPIO0" up to "GPIO79". 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci bias-disable: true 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci bias-pull-down: true 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci bias-pull-up: true 6562306a36Sopenharmony_ci 6662306a36Sopenharmony_ci drive-strength: 6762306a36Sopenharmony_ci description: IO pads drive strength in milli Ampere. 6862306a36Sopenharmony_ci enum: [2, 4, 8, 12] 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ci bias-bus-hold: 7162306a36Sopenharmony_ci type: boolean 7262306a36Sopenharmony_ci 7362306a36Sopenharmony_ci input-schmitt-enable: 7462306a36Sopenharmony_ci type: boolean 7562306a36Sopenharmony_ci 7662306a36Sopenharmony_ci slew-rate: 7762306a36Sopenharmony_ci description: GPIO slew rate control. 7862306a36Sopenharmony_ci 0 - Fast(~100MHz) 7962306a36Sopenharmony_ci 1 - Slow(~50MHz) 8062306a36Sopenharmony_ci enum: [0, 1] 8162306a36Sopenharmony_ci 8262306a36Sopenharmony_ciadditionalProperties: false 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_cirequired: 8562306a36Sopenharmony_ci - compatible 8662306a36Sopenharmony_ci - reg 8762306a36Sopenharmony_ci - gpio-controller 8862306a36Sopenharmony_ci - ngpios 8962306a36Sopenharmony_ci - '#gpio-cells' 9062306a36Sopenharmony_ci - interrupts 9162306a36Sopenharmony_ci - interrupt-controller 9262306a36Sopenharmony_ci - '#interrupt-cells' 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ciexamples: 9562306a36Sopenharmony_ci - | 9662306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 9762306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/irq.h> 9862306a36Sopenharmony_ci // Example 1 9962306a36Sopenharmony_ci gpio@0 { 10062306a36Sopenharmony_ci compatible = "intel,keembay-pinctrl"; 10162306a36Sopenharmony_ci reg = <0x600b0000 0x88>, 10262306a36Sopenharmony_ci <0x600b0190 0x1ac>; 10362306a36Sopenharmony_ci gpio-controller; 10462306a36Sopenharmony_ci ngpios = <0x50>; 10562306a36Sopenharmony_ci #gpio-cells = <0x2>; 10662306a36Sopenharmony_ci interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>, 10762306a36Sopenharmony_ci <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>, 10862306a36Sopenharmony_ci <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 10962306a36Sopenharmony_ci <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 11062306a36Sopenharmony_ci <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 11162306a36Sopenharmony_ci <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 11262306a36Sopenharmony_ci <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 11362306a36Sopenharmony_ci <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 11462306a36Sopenharmony_ci interrupt-controller; 11562306a36Sopenharmony_ci #interrupt-cells = <2>; 11662306a36Sopenharmony_ci }; 11762306a36Sopenharmony_ci 11862306a36Sopenharmony_ci // Example 2 11962306a36Sopenharmony_ci gpio@1 { 12062306a36Sopenharmony_ci compatible = "intel,keembay-pinctrl"; 12162306a36Sopenharmony_ci reg = <0x600c0000 0x88>, 12262306a36Sopenharmony_ci <0x600c0190 0x1ac>; 12362306a36Sopenharmony_ci gpio-controller; 12462306a36Sopenharmony_ci ngpios = <0x50>; 12562306a36Sopenharmony_ci #gpio-cells = <0x2>; 12662306a36Sopenharmony_ci interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>, 12762306a36Sopenharmony_ci <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>, 12862306a36Sopenharmony_ci <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 12962306a36Sopenharmony_ci <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 13062306a36Sopenharmony_ci <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 13162306a36Sopenharmony_ci <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 13262306a36Sopenharmony_ci <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 13362306a36Sopenharmony_ci <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 13462306a36Sopenharmony_ci interrupt-controller; 13562306a36Sopenharmony_ci #interrupt-cells = <2>; 13662306a36Sopenharmony_ci }; 137