162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/phy/rockchip,pcie3-phy.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: Rockchip PCIe v3 phy
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Heiko Stuebner <heiko@sntech.de>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ciproperties:
1362306a36Sopenharmony_ci  compatible:
1462306a36Sopenharmony_ci    enum:
1562306a36Sopenharmony_ci      - rockchip,rk3568-pcie3-phy
1662306a36Sopenharmony_ci      - rockchip,rk3588-pcie3-phy
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci  reg:
1962306a36Sopenharmony_ci    maxItems: 1
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ci  clocks:
2262306a36Sopenharmony_ci    minItems: 1
2362306a36Sopenharmony_ci    maxItems: 3
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci  clock-names:
2662306a36Sopenharmony_ci    minItems: 1
2762306a36Sopenharmony_ci    maxItems: 3
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci  data-lanes:
3062306a36Sopenharmony_ci    description: which lanes (by position) should be mapped to which
3162306a36Sopenharmony_ci      controller (value). 0 means lane disabled, higher value means used.
3262306a36Sopenharmony_ci      (controller-number +1 )
3362306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/uint32-array
3462306a36Sopenharmony_ci    minItems: 2
3562306a36Sopenharmony_ci    maxItems: 16
3662306a36Sopenharmony_ci    items:
3762306a36Sopenharmony_ci      minimum: 0
3862306a36Sopenharmony_ci      maximum: 16
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci  "#phy-cells":
4162306a36Sopenharmony_ci    const: 0
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci  resets:
4462306a36Sopenharmony_ci    maxItems: 1
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_ci  reset-names:
4762306a36Sopenharmony_ci    const: phy
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci  rockchip,phy-grf:
5062306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/phandle
5162306a36Sopenharmony_ci    description: phandle to the syscon managing the phy "general register files"
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci  rockchip,pipe-grf:
5462306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/phandle
5562306a36Sopenharmony_ci    description: phandle to the syscon managing the pipe "general register files"
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_cirequired:
5862306a36Sopenharmony_ci  - compatible
5962306a36Sopenharmony_ci  - reg
6062306a36Sopenharmony_ci  - rockchip,phy-grf
6162306a36Sopenharmony_ci  - "#phy-cells"
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ciallOf:
6462306a36Sopenharmony_ci  - if:
6562306a36Sopenharmony_ci      properties:
6662306a36Sopenharmony_ci        compatible:
6762306a36Sopenharmony_ci          enum:
6862306a36Sopenharmony_ci            - rockchip,rk3588-pcie3-phy
6962306a36Sopenharmony_ci    then:
7062306a36Sopenharmony_ci      properties:
7162306a36Sopenharmony_ci        clocks:
7262306a36Sopenharmony_ci          maxItems: 1
7362306a36Sopenharmony_ci        clock-names:
7462306a36Sopenharmony_ci          items:
7562306a36Sopenharmony_ci            - const: pclk
7662306a36Sopenharmony_ci    else:
7762306a36Sopenharmony_ci      properties:
7862306a36Sopenharmony_ci        clocks:
7962306a36Sopenharmony_ci          minItems: 3
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci        clock-names:
8262306a36Sopenharmony_ci          items:
8362306a36Sopenharmony_ci            - const: refclk_m
8462306a36Sopenharmony_ci            - const: refclk_n
8562306a36Sopenharmony_ci            - const: pclk
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ciadditionalProperties: false
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ciexamples:
9062306a36Sopenharmony_ci  - |
9162306a36Sopenharmony_ci    #include <dt-bindings/clock/rk3568-cru.h>
9262306a36Sopenharmony_ci    pcie30phy: phy@fe8c0000 {
9362306a36Sopenharmony_ci      compatible = "rockchip,rk3568-pcie3-phy";
9462306a36Sopenharmony_ci      reg = <0xfe8c0000 0x20000>;
9562306a36Sopenharmony_ci      #phy-cells = <0>;
9662306a36Sopenharmony_ci      clocks = <&pmucru CLK_PCIE30PHY_REF_M>,
9762306a36Sopenharmony_ci               <&pmucru CLK_PCIE30PHY_REF_N>,
9862306a36Sopenharmony_ci               <&cru PCLK_PCIE30PHY>;
9962306a36Sopenharmony_ci      clock-names = "refclk_m", "refclk_n", "pclk";
10062306a36Sopenharmony_ci      resets = <&cru SRST_PCIE30PHY>;
10162306a36Sopenharmony_ci      reset-names = "phy";
10262306a36Sopenharmony_ci      rockchip,phy-grf = <&pcie30_phy_grf>;
10362306a36Sopenharmony_ci    };
104