162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/phy/mixel,mipi-dsi-phy.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: Mixel DSI PHY for i.MX8
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Guido Günther <agx@sigxcpu.org>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cidescription: |
1362306a36Sopenharmony_ci  The Mixel MIPI-DSI PHY IP block is e.g. found on i.MX8 platforms (along the
1462306a36Sopenharmony_ci  MIPI-DSI IP from Northwest Logic). It represents the physical layer for the
1562306a36Sopenharmony_ci  electrical signals for DSI.
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci  The Mixel PHY IP block found on i.MX8qxp is a combo PHY that can work
1862306a36Sopenharmony_ci  in either MIPI-DSI PHY mode or LVDS PHY mode.
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ciproperties:
2162306a36Sopenharmony_ci  compatible:
2262306a36Sopenharmony_ci    enum:
2362306a36Sopenharmony_ci      - fsl,imx8mq-mipi-dphy
2462306a36Sopenharmony_ci      - fsl,imx8qxp-mipi-dphy
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci  reg:
2762306a36Sopenharmony_ci    maxItems: 1
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci  clocks:
3062306a36Sopenharmony_ci    maxItems: 1
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci  clock-names:
3362306a36Sopenharmony_ci    const: phy_ref
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci  "#phy-cells":
3662306a36Sopenharmony_ci    const: 0
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci  fsl,syscon:
3962306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/phandle
4062306a36Sopenharmony_ci    description: |
4162306a36Sopenharmony_ci      A phandle which points to Control and Status Registers(CSR) module.
4262306a36Sopenharmony_ci
4362306a36Sopenharmony_ci  power-domains:
4462306a36Sopenharmony_ci    maxItems: 1
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_cirequired:
4762306a36Sopenharmony_ci  - compatible
4862306a36Sopenharmony_ci  - reg
4962306a36Sopenharmony_ci  - clocks
5062306a36Sopenharmony_ci  - clock-names
5162306a36Sopenharmony_ci  - "#phy-cells"
5262306a36Sopenharmony_ci  - power-domains
5362306a36Sopenharmony_ci
5462306a36Sopenharmony_ciallOf:
5562306a36Sopenharmony_ci  - if:
5662306a36Sopenharmony_ci      properties:
5762306a36Sopenharmony_ci        compatible:
5862306a36Sopenharmony_ci          contains:
5962306a36Sopenharmony_ci            const: fsl,imx8mq-mipi-dphy
6062306a36Sopenharmony_ci    then:
6162306a36Sopenharmony_ci      properties:
6262306a36Sopenharmony_ci        fsl,syscon: false
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci      required:
6562306a36Sopenharmony_ci        - assigned-clocks
6662306a36Sopenharmony_ci        - assigned-clock-parents
6762306a36Sopenharmony_ci        - assigned-clock-rates
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci  - if:
7062306a36Sopenharmony_ci      properties:
7162306a36Sopenharmony_ci        compatible:
7262306a36Sopenharmony_ci          contains:
7362306a36Sopenharmony_ci            const: fsl,imx8qxp-mipi-dphy
7462306a36Sopenharmony_ci    then:
7562306a36Sopenharmony_ci      properties:
7662306a36Sopenharmony_ci        assigned-clocks: false
7762306a36Sopenharmony_ci        assigned-clock-parents: false
7862306a36Sopenharmony_ci        assigned-clock-rates: false
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci      required:
8162306a36Sopenharmony_ci        - fsl,syscon
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ciadditionalProperties: false
8462306a36Sopenharmony_ci
8562306a36Sopenharmony_ciexamples:
8662306a36Sopenharmony_ci  - |
8762306a36Sopenharmony_ci    #include <dt-bindings/clock/imx8mq-clock.h>
8862306a36Sopenharmony_ci    dphy: dphy@30a0030 {
8962306a36Sopenharmony_ci        compatible = "fsl,imx8mq-mipi-dphy";
9062306a36Sopenharmony_ci        reg = <0x30a00300 0x100>;
9162306a36Sopenharmony_ci        clocks = <&clk IMX8MQ_CLK_DSI_PHY_REF>;
9262306a36Sopenharmony_ci        clock-names = "phy_ref";
9362306a36Sopenharmony_ci        assigned-clocks = <&clk IMX8MQ_CLK_DSI_PHY_REF>;
9462306a36Sopenharmony_ci        assigned-clock-parents = <&clk IMX8MQ_VIDEO_PLL1_OUT>;
9562306a36Sopenharmony_ci        assigned-clock-rates = <24000000>;
9662306a36Sopenharmony_ci        #phy-cells = <0>;
9762306a36Sopenharmony_ci        power-domains = <&pgc_mipi>;
9862306a36Sopenharmony_ci    };
99