162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/phy/lantiq,vrx200-pcie-phy.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: Lantiq VRX200 and ARX300 PCIe PHY
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Martin Blumenstingl <martin.blumenstingl@googlemail.com>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ciproperties:
1362306a36Sopenharmony_ci  "#phy-cells":
1462306a36Sopenharmony_ci    const: 1
1562306a36Sopenharmony_ci    description: selects the PHY mode as defined in <dt-bindings/phy/phy-lantiq-vrx200-pcie.h>
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci  compatible:
1862306a36Sopenharmony_ci    enum:
1962306a36Sopenharmony_ci      - lantiq,vrx200-pcie-phy
2062306a36Sopenharmony_ci      - lantiq,arx300-pcie-phy
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci  reg:
2362306a36Sopenharmony_ci    maxItems: 1
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci  clocks:
2662306a36Sopenharmony_ci    items:
2762306a36Sopenharmony_ci      - description: PHY module clock
2862306a36Sopenharmony_ci      - description: PDI register clock
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci  clock-names:
3162306a36Sopenharmony_ci    items:
3262306a36Sopenharmony_ci      - const: phy
3362306a36Sopenharmony_ci      - const: pdi
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci  resets:
3662306a36Sopenharmony_ci    items:
3762306a36Sopenharmony_ci      - description: exclusive PHY reset line
3862306a36Sopenharmony_ci      - description: shared reset line between the PCIe PHY and PCIe controller
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci  reset-names:
4162306a36Sopenharmony_ci    items:
4262306a36Sopenharmony_ci      - const: phy
4362306a36Sopenharmony_ci      - const: pcie
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci  lantiq,rcu:
4662306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/phandle
4762306a36Sopenharmony_ci    description: phandle to the RCU syscon
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci  lantiq,rcu-endian-offset:
5062306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/uint32
5162306a36Sopenharmony_ci    description: the offset of the endian registers for this PHY instance in the RCU syscon
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci  lantiq,rcu-big-endian-mask:
5462306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/uint32
5562306a36Sopenharmony_ci    description: the mask to set the PDI (PHY) registers for this PHY instance to big endian
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci  big-endian:
5862306a36Sopenharmony_ci    description: Configures the PDI (PHY) registers in big-endian mode
5962306a36Sopenharmony_ci    type: boolean
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci  little-endian:
6262306a36Sopenharmony_ci    description: Configures the PDI (PHY) registers in big-endian mode
6362306a36Sopenharmony_ci    type: boolean
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_cirequired:
6662306a36Sopenharmony_ci  - "#phy-cells"
6762306a36Sopenharmony_ci  - compatible
6862306a36Sopenharmony_ci  - reg
6962306a36Sopenharmony_ci  - clocks
7062306a36Sopenharmony_ci  - clock-names
7162306a36Sopenharmony_ci  - resets
7262306a36Sopenharmony_ci  - reset-names
7362306a36Sopenharmony_ci  - lantiq,rcu
7462306a36Sopenharmony_ci  - lantiq,rcu-endian-offset
7562306a36Sopenharmony_ci  - lantiq,rcu-big-endian-mask
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ciadditionalProperties: false
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ciexamples:
8062306a36Sopenharmony_ci  - |
8162306a36Sopenharmony_ci    pcie0_phy: phy@106800 {
8262306a36Sopenharmony_ci        compatible = "lantiq,vrx200-pcie-phy";
8362306a36Sopenharmony_ci        reg = <0x106800 0x100>;
8462306a36Sopenharmony_ci        lantiq,rcu = <&rcu0>;
8562306a36Sopenharmony_ci        lantiq,rcu-endian-offset = <0x4c>;
8662306a36Sopenharmony_ci        lantiq,rcu-big-endian-mask = <0x80>; /* bit 7 */
8762306a36Sopenharmony_ci        big-endian;
8862306a36Sopenharmony_ci        clocks = <&pmu 32>, <&pmu 36>;
8962306a36Sopenharmony_ci        clock-names = "phy", "pdi";
9062306a36Sopenharmony_ci        resets = <&reset0 12 24>, <&reset0 22 22>;
9162306a36Sopenharmony_ci        reset-names = "phy", "pcie";
9262306a36Sopenharmony_ci        #phy-cells = <1>;
9362306a36Sopenharmony_ci    };
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci...
96