162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/pci/xlnx,nwl-pcie.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: Xilinx NWL PCIe Root Port Bridge
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Thippeswamy Havalige <thippeswamy.havalige@amd.com>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ciallOf:
1362306a36Sopenharmony_ci  - $ref: /schemas/pci/pci-bus.yaml#
1462306a36Sopenharmony_ci  - $ref: /schemas/interrupt-controller/msi-controller.yaml#
1562306a36Sopenharmony_ci
1662306a36Sopenharmony_ciproperties:
1762306a36Sopenharmony_ci  compatible:
1862306a36Sopenharmony_ci    const: xlnx,nwl-pcie-2.11
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci  reg:
2162306a36Sopenharmony_ci    items:
2262306a36Sopenharmony_ci      - description: PCIe bridge registers location.
2362306a36Sopenharmony_ci      - description: PCIe Controller registers location.
2462306a36Sopenharmony_ci      - description: PCIe Configuration space region.
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci  reg-names:
2762306a36Sopenharmony_ci    items:
2862306a36Sopenharmony_ci      - const: breg
2962306a36Sopenharmony_ci      - const: pcireg
3062306a36Sopenharmony_ci      - const: cfg
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci  interrupts:
3362306a36Sopenharmony_ci    items:
3462306a36Sopenharmony_ci      - description: interrupt asserted when miscellaneous interrupt is received
3562306a36Sopenharmony_ci      - description: unused interrupt(dummy)
3662306a36Sopenharmony_ci      - description: interrupt asserted when a legacy interrupt is received
3762306a36Sopenharmony_ci      - description: msi1 interrupt asserted when an MSI is received
3862306a36Sopenharmony_ci      - description: msi0 interrupt asserted when an MSI is received
3962306a36Sopenharmony_ci
4062306a36Sopenharmony_ci  interrupt-names:
4162306a36Sopenharmony_ci    items:
4262306a36Sopenharmony_ci      - const: misc
4362306a36Sopenharmony_ci      - const: dummy
4462306a36Sopenharmony_ci      - const: intx
4562306a36Sopenharmony_ci      - const: msi1
4662306a36Sopenharmony_ci      - const: msi0
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci  interrupt-map-mask:
4962306a36Sopenharmony_ci    items:
5062306a36Sopenharmony_ci      - const: 0
5162306a36Sopenharmony_ci      - const: 0
5262306a36Sopenharmony_ci      - const: 0
5362306a36Sopenharmony_ci      - const: 7
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci  "#interrupt-cells":
5662306a36Sopenharmony_ci    const: 1
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ci  msi-parent:
5962306a36Sopenharmony_ci    description: MSI controller the device is capable of using.
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci  interrupt-map:
6262306a36Sopenharmony_ci    maxItems: 4
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci  power-domains:
6562306a36Sopenharmony_ci    maxItems: 1
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci  iommus:
6862306a36Sopenharmony_ci    maxItems: 1
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci  dma-coherent:
7162306a36Sopenharmony_ci    description: optional, only needed if DMA operations are coherent.
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci  clocks:
7462306a36Sopenharmony_ci    maxItems: 1
7562306a36Sopenharmony_ci    description: optional, input clock specifier.
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci  legacy-interrupt-controller:
7862306a36Sopenharmony_ci    description: Interrupt controller node for handling legacy PCI interrupts.
7962306a36Sopenharmony_ci    type: object
8062306a36Sopenharmony_ci    properties:
8162306a36Sopenharmony_ci      "#address-cells":
8262306a36Sopenharmony_ci        const: 0
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci      "#interrupt-cells":
8562306a36Sopenharmony_ci        const: 1
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci      "interrupt-controller": true
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ci    required:
9062306a36Sopenharmony_ci      - "#address-cells"
9162306a36Sopenharmony_ci      - "#interrupt-cells"
9262306a36Sopenharmony_ci      - interrupt-controller
9362306a36Sopenharmony_ci
9462306a36Sopenharmony_ci    additionalProperties: false
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_cirequired:
9762306a36Sopenharmony_ci  - compatible
9862306a36Sopenharmony_ci  - reg
9962306a36Sopenharmony_ci  - reg-names
10062306a36Sopenharmony_ci  - interrupts
10162306a36Sopenharmony_ci  - "#interrupt-cells"
10262306a36Sopenharmony_ci  - interrupt-map
10362306a36Sopenharmony_ci  - interrupt-map-mask
10462306a36Sopenharmony_ci  - msi-controller
10562306a36Sopenharmony_ci  - power-domains
10662306a36Sopenharmony_ci
10762306a36Sopenharmony_ciunevaluatedProperties: false
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ciexamples:
11062306a36Sopenharmony_ci  - |
11162306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
11262306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/irq.h>
11362306a36Sopenharmony_ci    #include <dt-bindings/power/xlnx-zynqmp-power.h>
11462306a36Sopenharmony_ci    soc {
11562306a36Sopenharmony_ci        #address-cells = <2>;
11662306a36Sopenharmony_ci        #size-cells = <2>;
11762306a36Sopenharmony_ci        nwl_pcie: pcie@fd0e0000 {
11862306a36Sopenharmony_ci            compatible = "xlnx,nwl-pcie-2.11";
11962306a36Sopenharmony_ci            reg = <0x0 0xfd0e0000 0x0 0x1000>,
12062306a36Sopenharmony_ci                  <0x0 0xfd480000 0x0 0x1000>,
12162306a36Sopenharmony_ci                  <0x80 0x00000000 0x0 0x1000000>;
12262306a36Sopenharmony_ci            reg-names = "breg", "pcireg", "cfg";
12362306a36Sopenharmony_ci            ranges = <0x02000000 0x0 0xe0000000 0x0 0xe0000000 0x0 0x10000000>,
12462306a36Sopenharmony_ci                     <0x43000000 0x00000006 0x0 0x00000006 0x0 0x00000002 0x0>;
12562306a36Sopenharmony_ci            #address-cells = <3>;
12662306a36Sopenharmony_ci            #size-cells = <2>;
12762306a36Sopenharmony_ci            #interrupt-cells = <1>;
12862306a36Sopenharmony_ci            msi-controller;
12962306a36Sopenharmony_ci            device_type = "pci";
13062306a36Sopenharmony_ci            interrupt-parent = <&gic>;
13162306a36Sopenharmony_ci            interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 116 IRQ_TYPE_EDGE_RISING>,
13262306a36Sopenharmony_ci                         <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 115 IRQ_TYPE_EDGE_RISING>,
13362306a36Sopenharmony_ci                         <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
13462306a36Sopenharmony_ci            interrupt-names = "misc", "dummy", "intx", "msi1", "msi0";
13562306a36Sopenharmony_ci            interrupt-map-mask = <0x0 0x0 0x0 0x7>;
13662306a36Sopenharmony_ci            interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
13762306a36Sopenharmony_ci                            <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
13862306a36Sopenharmony_ci                            <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
13962306a36Sopenharmony_ci                            <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
14062306a36Sopenharmony_ci            msi-parent = <&nwl_pcie>;
14162306a36Sopenharmony_ci            power-domains = <&zynqmp_firmware PD_PCIE>;
14262306a36Sopenharmony_ci            iommus = <&smmu 0x4d0>;
14362306a36Sopenharmony_ci            pcie_intc: legacy-interrupt-controller {
14462306a36Sopenharmony_ci                interrupt-controller;
14562306a36Sopenharmony_ci                #address-cells = <0>;
14662306a36Sopenharmony_ci                #interrupt-cells = <1>;
14762306a36Sopenharmony_ci            };
14862306a36Sopenharmony_ci        };
14962306a36Sopenharmony_ci    };
150