162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/pci/nvidia,tegra194-pcie-ep.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: NVIDIA Tegra194 (and later) PCIe Endpoint controller (Synopsys DesignWare Core based)
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Thierry Reding <thierry.reding@gmail.com>
1162306a36Sopenharmony_ci  - Jon Hunter <jonathanh@nvidia.com>
1262306a36Sopenharmony_ci  - Vidya Sagar <vidyas@nvidia.com>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_cidescription: |
1562306a36Sopenharmony_ci  This PCIe controller is based on the Synopsys DesignWare PCIe IP and thus
1662306a36Sopenharmony_ci  inherits all the common properties defined in snps,dw-pcie-ep.yaml.  Some
1762306a36Sopenharmony_ci  of the controller instances are dual mode; they can work either in Root
1862306a36Sopenharmony_ci  Port mode or Endpoint mode but one at a time.
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci  On Tegra194, controllers C0, C4 and C5 support Endpoint mode.
2162306a36Sopenharmony_ci  On Tegra234, controllers C5, C6, C7 and C10 support Endpoint mode.
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci  Note: On Tegra194's P2972-0000 platform, only C5 controller can be enabled to
2462306a36Sopenharmony_ci  operate in the Endpoint mode because of the way the platform is designed.
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ciproperties:
2762306a36Sopenharmony_ci  compatible:
2862306a36Sopenharmony_ci    enum:
2962306a36Sopenharmony_ci      - nvidia,tegra194-pcie-ep
3062306a36Sopenharmony_ci      - nvidia,tegra234-pcie-ep
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci  reg:
3362306a36Sopenharmony_ci    items:
3462306a36Sopenharmony_ci      - description: controller's application logic registers
3562306a36Sopenharmony_ci      - description: iATU and DMA registers. This is where the iATU (internal
3662306a36Sopenharmony_ci          Address Translation Unit) registers of the PCIe core are made
3762306a36Sopenharmony_ci          available for software access.
3862306a36Sopenharmony_ci      - description: aperture where the Root Port's own configuration
3962306a36Sopenharmony_ci          registers are available.
4062306a36Sopenharmony_ci      - description: aperture used to map the remote Root Complex address space
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci  reg-names:
4362306a36Sopenharmony_ci    items:
4462306a36Sopenharmony_ci      - const: appl
4562306a36Sopenharmony_ci      - const: atu_dma
4662306a36Sopenharmony_ci      - const: dbi
4762306a36Sopenharmony_ci      - const: addr_space
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci  interrupts:
5062306a36Sopenharmony_ci    items:
5162306a36Sopenharmony_ci      - description: controller interrupt
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci  interrupt-names:
5462306a36Sopenharmony_ci    items:
5562306a36Sopenharmony_ci      - const: intr
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ci  clocks:
5862306a36Sopenharmony_ci    items:
5962306a36Sopenharmony_ci      - description: module clock
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci  clock-names:
6262306a36Sopenharmony_ci    items:
6362306a36Sopenharmony_ci      - const: core
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci  resets:
6662306a36Sopenharmony_ci    items:
6762306a36Sopenharmony_ci      - description: APB bus interface reset
6862306a36Sopenharmony_ci      - description: module reset
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci  reset-names:
7162306a36Sopenharmony_ci    items:
7262306a36Sopenharmony_ci      - const: apb
7362306a36Sopenharmony_ci      - const: core
7462306a36Sopenharmony_ci
7562306a36Sopenharmony_ci  reset-gpios:
7662306a36Sopenharmony_ci    description: Must contain a phandle to a GPIO controller followed by GPIO
7762306a36Sopenharmony_ci      that is being used as PERST input signal. Please refer to pci.txt.
7862306a36Sopenharmony_ci
7962306a36Sopenharmony_ci  phys:
8062306a36Sopenharmony_ci    minItems: 1
8162306a36Sopenharmony_ci    maxItems: 8
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci  phy-names:
8462306a36Sopenharmony_ci    minItems: 1
8562306a36Sopenharmony_ci    items:
8662306a36Sopenharmony_ci      - const: p2u-0
8762306a36Sopenharmony_ci      - const: p2u-1
8862306a36Sopenharmony_ci      - const: p2u-2
8962306a36Sopenharmony_ci      - const: p2u-3
9062306a36Sopenharmony_ci      - const: p2u-4
9162306a36Sopenharmony_ci      - const: p2u-5
9262306a36Sopenharmony_ci      - const: p2u-6
9362306a36Sopenharmony_ci      - const: p2u-7
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci  power-domains:
9662306a36Sopenharmony_ci    maxItems: 1
9762306a36Sopenharmony_ci    description: |
9862306a36Sopenharmony_ci      A phandle to the node that controls power to the respective PCIe
9962306a36Sopenharmony_ci      controller and a specifier name for the PCIe controller.
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci      Tegra194 specifiers are defined in "include/dt-bindings/power/tegra194-powergate.h"
10262306a36Sopenharmony_ci      Tegra234 specifiers are defined in "include/dt-bindings/power/tegra234-powergate.h"
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci  interconnects:
10562306a36Sopenharmony_ci    items:
10662306a36Sopenharmony_ci      - description: memory read client
10762306a36Sopenharmony_ci      - description: memory write client
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci  interconnect-names:
11062306a36Sopenharmony_ci    items:
11162306a36Sopenharmony_ci      - const: dma-mem # read
11262306a36Sopenharmony_ci      - const: write
11362306a36Sopenharmony_ci
11462306a36Sopenharmony_ci  dma-coherent: true
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci  nvidia,bpmp:
11762306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/phandle-array
11862306a36Sopenharmony_ci    description: |
11962306a36Sopenharmony_ci      Must contain a pair of phandles to BPMP controller node followed by
12062306a36Sopenharmony_ci      controller ID. Following are the controller IDs for each controller:
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ci      Tegra194
12362306a36Sopenharmony_ci
12462306a36Sopenharmony_ci        0: C0
12562306a36Sopenharmony_ci        1: C1
12662306a36Sopenharmony_ci        2: C2
12762306a36Sopenharmony_ci        3: C3
12862306a36Sopenharmony_ci        4: C4
12962306a36Sopenharmony_ci        5: C5
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci      Tegra234
13262306a36Sopenharmony_ci
13362306a36Sopenharmony_ci        0 : C0
13462306a36Sopenharmony_ci        1 : C1
13562306a36Sopenharmony_ci        2 : C2
13662306a36Sopenharmony_ci        3 : C3
13762306a36Sopenharmony_ci        4 : C4
13862306a36Sopenharmony_ci        5 : C5
13962306a36Sopenharmony_ci        6 : C6
14062306a36Sopenharmony_ci        7 : C7
14162306a36Sopenharmony_ci        8 : C8
14262306a36Sopenharmony_ci        9 : C9
14362306a36Sopenharmony_ci        10: C10
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_ci    items:
14662306a36Sopenharmony_ci      - items:
14762306a36Sopenharmony_ci          - description: phandle to BPMP controller node
14862306a36Sopenharmony_ci          - description: PCIe controller ID
14962306a36Sopenharmony_ci            maximum: 10
15062306a36Sopenharmony_ci
15162306a36Sopenharmony_ci  nvidia,aspm-cmrt-us:
15262306a36Sopenharmony_ci    description: Common Mode Restore Time for proper operation of ASPM to be
15362306a36Sopenharmony_ci      specified in microseconds
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci  nvidia,aspm-pwr-on-t-us:
15662306a36Sopenharmony_ci    description: Power On time for proper operation of ASPM to be specified in
15762306a36Sopenharmony_ci      microseconds
15862306a36Sopenharmony_ci
15962306a36Sopenharmony_ci  nvidia,aspm-l0s-entrance-latency-us:
16062306a36Sopenharmony_ci    description: ASPM L0s entrance latency to be specified in microseconds
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci  vddio-pex-ctl-supply:
16362306a36Sopenharmony_ci    description: A phandle to the regulator supply for PCIe side band signals
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci  nvidia,refclk-select-gpios:
16662306a36Sopenharmony_ci    maxItems: 1
16762306a36Sopenharmony_ci    description: GPIO used to enable REFCLK to controller from the host
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci  nvidia,enable-ext-refclk:
17062306a36Sopenharmony_ci    description: |
17162306a36Sopenharmony_ci      This boolean property needs to be present if the controller is configured
17262306a36Sopenharmony_ci      to receive Reference Clock from the host.
17362306a36Sopenharmony_ci      NOTE: This is applicable only for Tegra234.
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/flag
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci  nvidia,enable-srns:
17862306a36Sopenharmony_ci    description: |
17962306a36Sopenharmony_ci      This boolean property needs to be present if the controller is
18062306a36Sopenharmony_ci      configured to operate in SRNS (Separate Reference Clocks with No
18162306a36Sopenharmony_ci      Spread-Spectrum Clocking).  NOTE: This is applicable only for
18262306a36Sopenharmony_ci      Tegra234.
18362306a36Sopenharmony_ci
18462306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/flag
18562306a36Sopenharmony_ci
18662306a36Sopenharmony_ciallOf:
18762306a36Sopenharmony_ci  - $ref: /schemas/pci/snps,dw-pcie-ep.yaml#
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ciunevaluatedProperties: false
19062306a36Sopenharmony_ci
19162306a36Sopenharmony_cirequired:
19262306a36Sopenharmony_ci  - interrupts
19362306a36Sopenharmony_ci  - interrupt-names
19462306a36Sopenharmony_ci  - clocks
19562306a36Sopenharmony_ci  - clock-names
19662306a36Sopenharmony_ci  - resets
19762306a36Sopenharmony_ci  - reset-names
19862306a36Sopenharmony_ci  - power-domains
19962306a36Sopenharmony_ci  - reset-gpios
20062306a36Sopenharmony_ci  - vddio-pex-ctl-supply
20162306a36Sopenharmony_ci  - num-lanes
20262306a36Sopenharmony_ci  - phys
20362306a36Sopenharmony_ci  - phy-names
20462306a36Sopenharmony_ci  - nvidia,bpmp
20562306a36Sopenharmony_ci
20662306a36Sopenharmony_ciexamples:
20762306a36Sopenharmony_ci  - |
20862306a36Sopenharmony_ci    #include <dt-bindings/clock/tegra194-clock.h>
20962306a36Sopenharmony_ci    #include <dt-bindings/gpio/tegra194-gpio.h>
21062306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
21162306a36Sopenharmony_ci    #include <dt-bindings/power/tegra194-powergate.h>
21262306a36Sopenharmony_ci    #include <dt-bindings/reset/tegra194-reset.h>
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci    bus@0 {
21562306a36Sopenharmony_ci        #address-cells = <2>;
21662306a36Sopenharmony_ci        #size-cells = <2>;
21762306a36Sopenharmony_ci        ranges = <0x0 0x0 0x0 0x8 0x0>;
21862306a36Sopenharmony_ci
21962306a36Sopenharmony_ci        pcie-ep@141a0000 {
22062306a36Sopenharmony_ci            compatible = "nvidia,tegra194-pcie-ep";
22162306a36Sopenharmony_ci            reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K) */
22262306a36Sopenharmony_ci                  <0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
22362306a36Sopenharmony_ci                  <0x00 0x3a080000 0x0 0x00040000>, /* DBI reg space (256K) */
22462306a36Sopenharmony_ci                  <0x1c 0x00000000 0x4 0x00000000>; /* Address Space (16G) */
22562306a36Sopenharmony_ci            reg-names = "appl", "atu_dma", "dbi", "addr_space";
22662306a36Sopenharmony_ci            interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
22762306a36Sopenharmony_ci            interrupt-names = "intr";
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci            clocks = <&bpmp TEGRA194_CLK_PEX1_CORE_5>;
23062306a36Sopenharmony_ci            clock-names = "core";
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci            resets = <&bpmp TEGRA194_RESET_PEX1_CORE_5_APB>,
23362306a36Sopenharmony_ci                     <&bpmp TEGRA194_RESET_PEX1_CORE_5>;
23462306a36Sopenharmony_ci            reset-names = "apb", "core";
23562306a36Sopenharmony_ci
23662306a36Sopenharmony_ci            power-domains = <&bpmp TEGRA194_POWER_DOMAIN_PCIEX8A>;
23762306a36Sopenharmony_ci            pinctrl-names = "default";
23862306a36Sopenharmony_ci            pinctrl-0 = <&clkreq_c5_bi_dir_state>;
23962306a36Sopenharmony_ci
24062306a36Sopenharmony_ci            nvidia,bpmp = <&bpmp 5>;
24162306a36Sopenharmony_ci
24262306a36Sopenharmony_ci            nvidia,aspm-cmrt-us = <60>;
24362306a36Sopenharmony_ci            nvidia,aspm-pwr-on-t-us = <20>;
24462306a36Sopenharmony_ci            nvidia,aspm-l0s-entrance-latency-us = <3>;
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci            vddio-pex-ctl-supply = <&vdd_1v8ao>;
24762306a36Sopenharmony_ci
24862306a36Sopenharmony_ci            reset-gpios = <&gpio TEGRA194_MAIN_GPIO(GG, 1) GPIO_ACTIVE_LOW>;
24962306a36Sopenharmony_ci
25062306a36Sopenharmony_ci            nvidia,refclk-select-gpios = <&gpio_aon TEGRA194_AON_GPIO(AA, 5)
25162306a36Sopenharmony_ci                                          GPIO_ACTIVE_HIGH>;
25262306a36Sopenharmony_ci
25362306a36Sopenharmony_ci            num-lanes = <8>;
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci            phys = <&p2u_nvhs_0>, <&p2u_nvhs_1>, <&p2u_nvhs_2>,
25662306a36Sopenharmony_ci                   <&p2u_nvhs_3>, <&p2u_nvhs_4>, <&p2u_nvhs_5>,
25762306a36Sopenharmony_ci                   <&p2u_nvhs_6>, <&p2u_nvhs_7>;
25862306a36Sopenharmony_ci
25962306a36Sopenharmony_ci            phy-names = "p2u-0", "p2u-1", "p2u-2", "p2u-3", "p2u-4",
26062306a36Sopenharmony_ci                        "p2u-5", "p2u-6", "p2u-7";
26162306a36Sopenharmony_ci        };
26262306a36Sopenharmony_ci    };
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci  - |
26562306a36Sopenharmony_ci    #include <dt-bindings/clock/tegra234-clock.h>
26662306a36Sopenharmony_ci    #include <dt-bindings/gpio/tegra234-gpio.h>
26762306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
26862306a36Sopenharmony_ci    #include <dt-bindings/power/tegra234-powergate.h>
26962306a36Sopenharmony_ci    #include <dt-bindings/reset/tegra234-reset.h>
27062306a36Sopenharmony_ci
27162306a36Sopenharmony_ci    bus@0 {
27262306a36Sopenharmony_ci        #address-cells = <2>;
27362306a36Sopenharmony_ci        #size-cells = <2>;
27462306a36Sopenharmony_ci        ranges = <0x0 0x0 0x0 0x8 0x0>;
27562306a36Sopenharmony_ci
27662306a36Sopenharmony_ci        pcie-ep@141a0000 {
27762306a36Sopenharmony_ci            compatible = "nvidia,tegra234-pcie-ep";
27862306a36Sopenharmony_ci            power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX8A>;
27962306a36Sopenharmony_ci            reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K)      */
28062306a36Sopenharmony_ci                  <0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
28162306a36Sopenharmony_ci                  <0x00 0x3a080000 0x0 0x00040000>, /* DBI reg space (256K)       */
28262306a36Sopenharmony_ci                  <0x27 0x40000000 0x4 0x00000000>; /* Address Space (16G)        */
28362306a36Sopenharmony_ci            reg-names = "appl", "atu_dma", "dbi", "addr_space";
28462306a36Sopenharmony_ci
28562306a36Sopenharmony_ci            interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; /* controller interrupt */
28662306a36Sopenharmony_ci            interrupt-names = "intr";
28762306a36Sopenharmony_ci
28862306a36Sopenharmony_ci            clocks = <&bpmp TEGRA234_CLK_PEX1_C5_CORE>;
28962306a36Sopenharmony_ci            clock-names = "core";
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci            resets = <&bpmp TEGRA234_RESET_PEX1_CORE_5_APB>,
29262306a36Sopenharmony_ci                     <&bpmp TEGRA234_RESET_PEX1_CORE_5>;
29362306a36Sopenharmony_ci            reset-names = "apb", "core";
29462306a36Sopenharmony_ci
29562306a36Sopenharmony_ci            nvidia,bpmp = <&bpmp 5>;
29662306a36Sopenharmony_ci
29762306a36Sopenharmony_ci            nvidia,enable-ext-refclk;
29862306a36Sopenharmony_ci            nvidia,aspm-cmrt-us = <60>;
29962306a36Sopenharmony_ci            nvidia,aspm-pwr-on-t-us = <20>;
30062306a36Sopenharmony_ci            nvidia,aspm-l0s-entrance-latency-us = <3>;
30162306a36Sopenharmony_ci
30262306a36Sopenharmony_ci            vddio-pex-ctl-supply = <&p3701_vdd_1v8_ls>;
30362306a36Sopenharmony_ci
30462306a36Sopenharmony_ci            reset-gpios = <&gpio TEGRA234_MAIN_GPIO(AF, 1) GPIO_ACTIVE_LOW>;
30562306a36Sopenharmony_ci
30662306a36Sopenharmony_ci            nvidia,refclk-select-gpios = <&gpio_aon
30762306a36Sopenharmony_ci                                          TEGRA234_AON_GPIO(AA, 4)
30862306a36Sopenharmony_ci                                          GPIO_ACTIVE_HIGH>;
30962306a36Sopenharmony_ci
31062306a36Sopenharmony_ci            num-lanes = <8>;
31162306a36Sopenharmony_ci
31262306a36Sopenharmony_ci            phys = <&p2u_nvhs_0>, <&p2u_nvhs_1>, <&p2u_nvhs_2>,
31362306a36Sopenharmony_ci                   <&p2u_nvhs_3>, <&p2u_nvhs_4>, <&p2u_nvhs_5>,
31462306a36Sopenharmony_ci                   <&p2u_nvhs_6>, <&p2u_nvhs_7>;
31562306a36Sopenharmony_ci
31662306a36Sopenharmony_ci            phy-names = "p2u-0", "p2u-1", "p2u-2", "p2u-3", "p2u-4",
31762306a36Sopenharmony_ci                        "p2u-5", "p2u-6", "p2u-7";
31862306a36Sopenharmony_ci        };
31962306a36Sopenharmony_ci    };
320