162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/pci/fsl,imx6q-pcie.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Freescale i.MX6 PCIe host controller 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Lucas Stach <l.stach@pengutronix.de> 1162306a36Sopenharmony_ci - Richard Zhu <hongxing.zhu@nxp.com> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_cidescription: |+ 1462306a36Sopenharmony_ci This PCIe host controller is based on the Synopsys DesignWare PCIe IP 1562306a36Sopenharmony_ci and thus inherits all the common properties defined in snps,dw-pcie.yaml. 1662306a36Sopenharmony_ci The controller instances are dual mode where in they can work either in 1762306a36Sopenharmony_ci Root Port mode or Endpoint mode but one at a time. 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ci See fsl,imx6q-pcie-ep.yaml for details on the Endpoint mode device tree 2062306a36Sopenharmony_ci bindings. 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ciproperties: 2362306a36Sopenharmony_ci compatible: 2462306a36Sopenharmony_ci enum: 2562306a36Sopenharmony_ci - fsl,imx6q-pcie 2662306a36Sopenharmony_ci - fsl,imx6sx-pcie 2762306a36Sopenharmony_ci - fsl,imx6qp-pcie 2862306a36Sopenharmony_ci - fsl,imx7d-pcie 2962306a36Sopenharmony_ci - fsl,imx8mq-pcie 3062306a36Sopenharmony_ci - fsl,imx8mm-pcie 3162306a36Sopenharmony_ci - fsl,imx8mp-pcie 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci reg: 3462306a36Sopenharmony_ci items: 3562306a36Sopenharmony_ci - description: Data Bus Interface (DBI) registers. 3662306a36Sopenharmony_ci - description: PCIe configuration space region. 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci reg-names: 3962306a36Sopenharmony_ci items: 4062306a36Sopenharmony_ci - const: dbi 4162306a36Sopenharmony_ci - const: config 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci clocks: 4462306a36Sopenharmony_ci minItems: 3 4562306a36Sopenharmony_ci items: 4662306a36Sopenharmony_ci - description: PCIe bridge clock. 4762306a36Sopenharmony_ci - description: PCIe bus clock. 4862306a36Sopenharmony_ci - description: PCIe PHY clock. 4962306a36Sopenharmony_ci - description: Additional required clock entry for imx6sx-pcie, 5062306a36Sopenharmony_ci imx6sx-pcie-ep, imx8mq-pcie, imx8mq-pcie-ep. 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci clock-names: 5362306a36Sopenharmony_ci minItems: 3 5462306a36Sopenharmony_ci maxItems: 4 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci interrupts: 5762306a36Sopenharmony_ci items: 5862306a36Sopenharmony_ci - description: builtin MSI controller. 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci interrupt-names: 6162306a36Sopenharmony_ci items: 6262306a36Sopenharmony_ci - const: msi 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci reset-gpio: 6562306a36Sopenharmony_ci description: Should specify the GPIO for controlling the PCI bus device 6662306a36Sopenharmony_ci reset signal. It's not polarity aware and defaults to active-low reset 6762306a36Sopenharmony_ci sequence (L=reset state, H=operation state) (optional required). 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci reset-gpio-active-high: 7062306a36Sopenharmony_ci description: If present then the reset sequence using the GPIO 7162306a36Sopenharmony_ci specified in the "reset-gpio" property is reversed (H=reset state, 7262306a36Sopenharmony_ci L=operation state) (optional required). 7362306a36Sopenharmony_ci type: boolean 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_cirequired: 7662306a36Sopenharmony_ci - compatible 7762306a36Sopenharmony_ci - reg 7862306a36Sopenharmony_ci - reg-names 7962306a36Sopenharmony_ci - "#address-cells" 8062306a36Sopenharmony_ci - "#size-cells" 8162306a36Sopenharmony_ci - device_type 8262306a36Sopenharmony_ci - bus-range 8362306a36Sopenharmony_ci - ranges 8462306a36Sopenharmony_ci - interrupts 8562306a36Sopenharmony_ci - interrupt-names 8662306a36Sopenharmony_ci - "#interrupt-cells" 8762306a36Sopenharmony_ci - interrupt-map-mask 8862306a36Sopenharmony_ci - interrupt-map 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ciallOf: 9162306a36Sopenharmony_ci - $ref: /schemas/pci/snps,dw-pcie.yaml# 9262306a36Sopenharmony_ci - $ref: /schemas/pci/fsl,imx6q-pcie-common.yaml# 9362306a36Sopenharmony_ci - if: 9462306a36Sopenharmony_ci properties: 9562306a36Sopenharmony_ci compatible: 9662306a36Sopenharmony_ci enum: 9762306a36Sopenharmony_ci - fsl,imx6sx-pcie 9862306a36Sopenharmony_ci then: 9962306a36Sopenharmony_ci properties: 10062306a36Sopenharmony_ci clocks: 10162306a36Sopenharmony_ci minItems: 4 10262306a36Sopenharmony_ci clock-names: 10362306a36Sopenharmony_ci items: 10462306a36Sopenharmony_ci - const: pcie 10562306a36Sopenharmony_ci - const: pcie_bus 10662306a36Sopenharmony_ci - const: pcie_phy 10762306a36Sopenharmony_ci - const: pcie_inbound_axi 10862306a36Sopenharmony_ci 10962306a36Sopenharmony_ci - if: 11062306a36Sopenharmony_ci properties: 11162306a36Sopenharmony_ci compatible: 11262306a36Sopenharmony_ci enum: 11362306a36Sopenharmony_ci - fsl,imx8mq-pcie 11462306a36Sopenharmony_ci then: 11562306a36Sopenharmony_ci properties: 11662306a36Sopenharmony_ci clocks: 11762306a36Sopenharmony_ci minItems: 4 11862306a36Sopenharmony_ci clock-names: 11962306a36Sopenharmony_ci items: 12062306a36Sopenharmony_ci - const: pcie 12162306a36Sopenharmony_ci - const: pcie_bus 12262306a36Sopenharmony_ci - const: pcie_phy 12362306a36Sopenharmony_ci - const: pcie_aux 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci - if: 12662306a36Sopenharmony_ci properties: 12762306a36Sopenharmony_ci compatible: 12862306a36Sopenharmony_ci enum: 12962306a36Sopenharmony_ci - fsl,imx6q-pcie 13062306a36Sopenharmony_ci - fsl,imx6qp-pcie 13162306a36Sopenharmony_ci - fsl,imx7d-pcie 13262306a36Sopenharmony_ci then: 13362306a36Sopenharmony_ci properties: 13462306a36Sopenharmony_ci clocks: 13562306a36Sopenharmony_ci maxItems: 3 13662306a36Sopenharmony_ci clock-names: 13762306a36Sopenharmony_ci items: 13862306a36Sopenharmony_ci - const: pcie 13962306a36Sopenharmony_ci - const: pcie_bus 14062306a36Sopenharmony_ci - const: pcie_phy 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci - if: 14362306a36Sopenharmony_ci properties: 14462306a36Sopenharmony_ci compatible: 14562306a36Sopenharmony_ci enum: 14662306a36Sopenharmony_ci - fsl,imx8mm-pcie 14762306a36Sopenharmony_ci - fsl,imx8mp-pcie 14862306a36Sopenharmony_ci then: 14962306a36Sopenharmony_ci properties: 15062306a36Sopenharmony_ci clocks: 15162306a36Sopenharmony_ci maxItems: 3 15262306a36Sopenharmony_ci clock-names: 15362306a36Sopenharmony_ci items: 15462306a36Sopenharmony_ci - const: pcie 15562306a36Sopenharmony_ci - const: pcie_bus 15662306a36Sopenharmony_ci - const: pcie_aux 15762306a36Sopenharmony_ci 15862306a36Sopenharmony_ciunevaluatedProperties: false 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ciexamples: 16162306a36Sopenharmony_ci - | 16262306a36Sopenharmony_ci #include <dt-bindings/clock/imx6qdl-clock.h> 16362306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci pcie: pcie@1ffc000 { 16662306a36Sopenharmony_ci compatible = "fsl,imx6q-pcie"; 16762306a36Sopenharmony_ci reg = <0x01ffc000 0x04000>, 16862306a36Sopenharmony_ci <0x01f00000 0x80000>; 16962306a36Sopenharmony_ci reg-names = "dbi", "config"; 17062306a36Sopenharmony_ci #address-cells = <3>; 17162306a36Sopenharmony_ci #size-cells = <2>; 17262306a36Sopenharmony_ci device_type = "pci"; 17362306a36Sopenharmony_ci bus-range = <0x00 0xff>; 17462306a36Sopenharmony_ci ranges = <0x81000000 0 0 0x01f80000 0 0x00010000>, 17562306a36Sopenharmony_ci <0x82000000 0 0x01000000 0x01000000 0 0x00f00000>; 17662306a36Sopenharmony_ci num-lanes = <1>; 17762306a36Sopenharmony_ci interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 17862306a36Sopenharmony_ci interrupt-names = "msi"; 17962306a36Sopenharmony_ci #interrupt-cells = <1>; 18062306a36Sopenharmony_ci interrupt-map-mask = <0 0 0 0x7>; 18162306a36Sopenharmony_ci interrupt-map = <0 0 0 1 &gpc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 18262306a36Sopenharmony_ci <0 0 0 2 &gpc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 18362306a36Sopenharmony_ci <0 0 0 3 &gpc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 18462306a36Sopenharmony_ci <0 0 0 4 &gpc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 18562306a36Sopenharmony_ci clocks = <&clks IMX6QDL_CLK_PCIE_AXI>, 18662306a36Sopenharmony_ci <&clks IMX6QDL_CLK_LVDS1_GATE>, 18762306a36Sopenharmony_ci <&clks IMX6QDL_CLK_PCIE_REF_125M>; 18862306a36Sopenharmony_ci clock-names = "pcie", "pcie_bus", "pcie_phy"; 18962306a36Sopenharmony_ci }; 19062306a36Sopenharmony_ci... 191