162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/mmc/microchip,dw-sparx5-sdhci.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: Microchip Sparx5 Mobile Storage Host Controller
862306a36Sopenharmony_ci
962306a36Sopenharmony_ciallOf:
1062306a36Sopenharmony_ci  - $ref: mmc-controller.yaml
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cimaintainers:
1362306a36Sopenharmony_ci  - Lars Povlsen <lars.povlsen@microchip.com>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ci# Everything else is described in the common file
1662306a36Sopenharmony_ciproperties:
1762306a36Sopenharmony_ci  compatible:
1862306a36Sopenharmony_ci    const: microchip,dw-sparx5-sdhci
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ci  reg:
2162306a36Sopenharmony_ci    maxItems: 1
2262306a36Sopenharmony_ci
2362306a36Sopenharmony_ci  interrupts:
2462306a36Sopenharmony_ci    maxItems: 1
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci  clocks:
2762306a36Sopenharmony_ci    maxItems: 1
2862306a36Sopenharmony_ci    description:
2962306a36Sopenharmony_ci      Handle to "core" clock for the sdhci controller.
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci  clock-names:
3262306a36Sopenharmony_ci    items:
3362306a36Sopenharmony_ci      - const: core
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci  microchip,clock-delay:
3662306a36Sopenharmony_ci    description: Delay clock to card to meet setup time requirements.
3762306a36Sopenharmony_ci      Each step increase by 1.25ns.
3862306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/uint32
3962306a36Sopenharmony_ci    minimum: 1
4062306a36Sopenharmony_ci    maximum: 15
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_cirequired:
4362306a36Sopenharmony_ci  - compatible
4462306a36Sopenharmony_ci  - reg
4562306a36Sopenharmony_ci  - interrupts
4662306a36Sopenharmony_ci  - clocks
4762306a36Sopenharmony_ci  - clock-names
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ciunevaluatedProperties: false
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ciexamples:
5262306a36Sopenharmony_ci  - |
5362306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
5462306a36Sopenharmony_ci    #include <dt-bindings/clock/microchip,sparx5.h>
5562306a36Sopenharmony_ci    sdhci0: mmc@600800000 {
5662306a36Sopenharmony_ci        compatible = "microchip,dw-sparx5-sdhci";
5762306a36Sopenharmony_ci        reg = <0x00800000 0x1000>;
5862306a36Sopenharmony_ci        pinctrl-0 = <&emmc_pins>;
5962306a36Sopenharmony_ci        pinctrl-names = "default";
6062306a36Sopenharmony_ci        clocks = <&clks CLK_ID_AUX1>;
6162306a36Sopenharmony_ci        clock-names = "core";
6262306a36Sopenharmony_ci        assigned-clocks = <&clks CLK_ID_AUX1>;
6362306a36Sopenharmony_ci        assigned-clock-rates = <800000000>;
6462306a36Sopenharmony_ci        interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
6562306a36Sopenharmony_ci        bus-width = <8>;
6662306a36Sopenharmony_ci        microchip,clock-delay = <10>;
6762306a36Sopenharmony_ci    };
68