162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci# # Copyright (c) 2021 Aspeed Tehchnology Inc. 362306a36Sopenharmony_ci%YAML 1.2 462306a36Sopenharmony_ci--- 562306a36Sopenharmony_ci$id: http://devicetree.org/schemas/mfd/aspeed-lpc.yaml# 662306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 762306a36Sopenharmony_ci 862306a36Sopenharmony_cititle: Aspeed Low Pin Count (LPC) Bus Controller 962306a36Sopenharmony_ci 1062306a36Sopenharmony_cimaintainers: 1162306a36Sopenharmony_ci - Andrew Jeffery <andrew@aj.id.au> 1262306a36Sopenharmony_ci - Chia-Wei Wang <chiawei_wang@aspeedtech.com> 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_cidescription: 1562306a36Sopenharmony_ci The LPC bus is a means to bridge a host CPU to a number of low-bandwidth 1662306a36Sopenharmony_ci peripheral devices, replacing the use of the ISA bus in the age of PCI[0]. The 1762306a36Sopenharmony_ci primary use case of the Aspeed LPC controller is as a slave on the bus 1862306a36Sopenharmony_ci (typically in a Baseboard Management Controller SoC), but under certain 1962306a36Sopenharmony_ci conditions it can also take the role of bus master. 2062306a36Sopenharmony_ci 2162306a36Sopenharmony_ci The LPC controller is represented as a multi-function device to account for the 2262306a36Sopenharmony_ci mix of functionality, which includes, but is not limited to 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci * An IPMI Block Transfer[2] Controller 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci * An LPC Host Interface Controller manages functions exposed to the host such 2762306a36Sopenharmony_ci as LPC firmware hub cycles, configuration of the LPC-to-AHB mapping, UART 2862306a36Sopenharmony_ci management and bus snoop configuration. 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci * A set of SuperIO[3] scratch registers enabling implementation of e.g. custom 3162306a36Sopenharmony_ci hardware management protocols for handover between the host and baseboard 3262306a36Sopenharmony_ci management controller. 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci Additionally the state of the LPC controller influences the pinmux 3562306a36Sopenharmony_ci configuration, therefore the host portion of the controller is exposed as a 3662306a36Sopenharmony_ci syscon as a means to arbitrate access. 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ciproperties: 3962306a36Sopenharmony_ci compatible: 4062306a36Sopenharmony_ci items: 4162306a36Sopenharmony_ci - enum: 4262306a36Sopenharmony_ci - aspeed,ast2400-lpc-v2 4362306a36Sopenharmony_ci - aspeed,ast2500-lpc-v2 4462306a36Sopenharmony_ci - aspeed,ast2600-lpc-v2 4562306a36Sopenharmony_ci - const: simple-mfd 4662306a36Sopenharmony_ci - const: syscon 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci reg: 4962306a36Sopenharmony_ci maxItems: 1 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci "#address-cells": 5262306a36Sopenharmony_ci const: 1 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci "#size-cells": 5562306a36Sopenharmony_ci const: 1 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci ranges: true 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_cipatternProperties: 6062306a36Sopenharmony_ci "^lpc-ctrl@[0-9a-f]+$": 6162306a36Sopenharmony_ci type: object 6262306a36Sopenharmony_ci additionalProperties: false 6362306a36Sopenharmony_ci 6462306a36Sopenharmony_ci description: | 6562306a36Sopenharmony_ci The LPC Host Interface Controller manages functions exposed to the host such as 6662306a36Sopenharmony_ci LPC firmware hub cycles, configuration of the LPC-to-AHB mapping, UART management 6762306a36Sopenharmony_ci and bus snoop configuration. 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci properties: 7062306a36Sopenharmony_ci compatible: 7162306a36Sopenharmony_ci items: 7262306a36Sopenharmony_ci - enum: 7362306a36Sopenharmony_ci - aspeed,ast2400-lpc-ctrl 7462306a36Sopenharmony_ci - aspeed,ast2500-lpc-ctrl 7562306a36Sopenharmony_ci - aspeed,ast2600-lpc-ctrl 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ci reg: 7862306a36Sopenharmony_ci maxItems: 1 7962306a36Sopenharmony_ci 8062306a36Sopenharmony_ci clocks: 8162306a36Sopenharmony_ci maxItems: 1 8262306a36Sopenharmony_ci 8362306a36Sopenharmony_ci memory-region: 8462306a36Sopenharmony_ci maxItems: 1 8562306a36Sopenharmony_ci description: handle to memory reservation for the LPC to AHB mapping region 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci flash: 8862306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/phandle 8962306a36Sopenharmony_ci description: The SPI flash controller containing the flash to be exposed over the LPC to AHB mapping 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci required: 9262306a36Sopenharmony_ci - compatible 9362306a36Sopenharmony_ci - clocks 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci "^reset-controller@[0-9a-f]+$": 9662306a36Sopenharmony_ci type: object 9762306a36Sopenharmony_ci additionalProperties: false 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ci description: 10062306a36Sopenharmony_ci The UARTs present in the ASPEED SoC can have their resets tied to the reset 10162306a36Sopenharmony_ci state of the LPC bus. Some systems may chose to modify this configuration 10262306a36Sopenharmony_ci 10362306a36Sopenharmony_ci properties: 10462306a36Sopenharmony_ci compatible: 10562306a36Sopenharmony_ci items: 10662306a36Sopenharmony_ci - enum: 10762306a36Sopenharmony_ci - aspeed,ast2400-lpc-reset 10862306a36Sopenharmony_ci - aspeed,ast2500-lpc-reset 10962306a36Sopenharmony_ci - aspeed,ast2600-lpc-reset 11062306a36Sopenharmony_ci 11162306a36Sopenharmony_ci reg: 11262306a36Sopenharmony_ci maxItems: 1 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci '#reset-cells': 11562306a36Sopenharmony_ci const: 1 11662306a36Sopenharmony_ci 11762306a36Sopenharmony_ci required: 11862306a36Sopenharmony_ci - compatible 11962306a36Sopenharmony_ci - '#reset-cells' 12062306a36Sopenharmony_ci 12162306a36Sopenharmony_ci "^lpc-snoop@[0-9a-f]+$": 12262306a36Sopenharmony_ci type: object 12362306a36Sopenharmony_ci additionalProperties: false 12462306a36Sopenharmony_ci 12562306a36Sopenharmony_ci description: 12662306a36Sopenharmony_ci The LPC snoop interface allows the BMC to listen on and record the data 12762306a36Sopenharmony_ci bytes written by the Host to the targeted LPC I/O pots. 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci properties: 13062306a36Sopenharmony_ci compatible: 13162306a36Sopenharmony_ci items: 13262306a36Sopenharmony_ci - enum: 13362306a36Sopenharmony_ci - aspeed,ast2400-lpc-snoop 13462306a36Sopenharmony_ci - aspeed,ast2500-lpc-snoop 13562306a36Sopenharmony_ci - aspeed,ast2600-lpc-snoop 13662306a36Sopenharmony_ci 13762306a36Sopenharmony_ci reg: 13862306a36Sopenharmony_ci maxItems: 1 13962306a36Sopenharmony_ci 14062306a36Sopenharmony_ci interrupts: 14162306a36Sopenharmony_ci maxItems: 1 14262306a36Sopenharmony_ci 14362306a36Sopenharmony_ci snoop-ports: 14462306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32-array 14562306a36Sopenharmony_ci description: The LPC I/O ports to snoop 14662306a36Sopenharmony_ci 14762306a36Sopenharmony_ci required: 14862306a36Sopenharmony_ci - compatible 14962306a36Sopenharmony_ci - interrupts 15062306a36Sopenharmony_ci - snoop-ports 15162306a36Sopenharmony_ci 15262306a36Sopenharmony_ci "^uart-routing@[0-9a-f]+$": 15362306a36Sopenharmony_ci $ref: /schemas/soc/aspeed/uart-routing.yaml# 15462306a36Sopenharmony_ci description: The UART routing control under LPC register space 15562306a36Sopenharmony_ci 15662306a36Sopenharmony_cirequired: 15762306a36Sopenharmony_ci - compatible 15862306a36Sopenharmony_ci - reg 15962306a36Sopenharmony_ci - "#address-cells" 16062306a36Sopenharmony_ci - "#size-cells" 16162306a36Sopenharmony_ci - ranges 16262306a36Sopenharmony_ci 16362306a36Sopenharmony_ciadditionalProperties: 16462306a36Sopenharmony_ci type: object 16562306a36Sopenharmony_ci 16662306a36Sopenharmony_ciexamples: 16762306a36Sopenharmony_ci - | 16862306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 16962306a36Sopenharmony_ci #include <dt-bindings/clock/ast2600-clock.h> 17062306a36Sopenharmony_ci 17162306a36Sopenharmony_ci lpc: lpc@1e789000 { 17262306a36Sopenharmony_ci compatible = "aspeed,ast2600-lpc-v2", "simple-mfd", "syscon"; 17362306a36Sopenharmony_ci reg = <0x1e789000 0x1000>; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci #address-cells = <1>; 17662306a36Sopenharmony_ci #size-cells = <1>; 17762306a36Sopenharmony_ci ranges = <0x0 0x1e789000 0x1000>; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci lpc_ctrl: lpc-ctrl@80 { 18062306a36Sopenharmony_ci compatible = "aspeed,ast2600-lpc-ctrl"; 18162306a36Sopenharmony_ci reg = <0x80 0x80>; 18262306a36Sopenharmony_ci clocks = <&syscon ASPEED_CLK_GATE_LCLK>; 18362306a36Sopenharmony_ci memory-region = <&flash_memory>; 18462306a36Sopenharmony_ci flash = <&spi>; 18562306a36Sopenharmony_ci }; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci lpc_reset: reset-controller@98 { 18862306a36Sopenharmony_ci compatible = "aspeed,ast2600-lpc-reset"; 18962306a36Sopenharmony_ci reg = <0x98 0x4>; 19062306a36Sopenharmony_ci #reset-cells = <1>; 19162306a36Sopenharmony_ci }; 19262306a36Sopenharmony_ci 19362306a36Sopenharmony_ci lpc_snoop: lpc-snoop@90 { 19462306a36Sopenharmony_ci compatible = "aspeed,ast2600-lpc-snoop"; 19562306a36Sopenharmony_ci reg = <0x90 0x8>; 19662306a36Sopenharmony_ci interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 19762306a36Sopenharmony_ci snoop-ports = <0x80>; 19862306a36Sopenharmony_ci }; 19962306a36Sopenharmony_ci }; 200