162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/media/nxp,imx8mq-mipi-csi2.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: NXP i.MX8MQ MIPI CSI-2 receiver
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Martin Kepplinger <martin.kepplinger@puri.sm>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cidescription: |-
1362306a36Sopenharmony_ci  This binding covers the CSI-2 RX PHY and host controller included in the
1462306a36Sopenharmony_ci  NXP i.MX8MQ SoC. It handles the sensor/image input and process for all the
1562306a36Sopenharmony_ci  input imaging devices.
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ciproperties:
1862306a36Sopenharmony_ci  compatible:
1962306a36Sopenharmony_ci    enum:
2062306a36Sopenharmony_ci      - fsl,imx8mq-mipi-csi2
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci  reg:
2362306a36Sopenharmony_ci    maxItems: 1
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci  clocks:
2662306a36Sopenharmony_ci    items:
2762306a36Sopenharmony_ci      - description: core is the RX Controller Core Clock input. This clock
2862306a36Sopenharmony_ci                     must be exactly equal to or faster than the receive
2962306a36Sopenharmony_ci                     byteclock from the RX DPHY.
3062306a36Sopenharmony_ci      - description: esc is the Rx Escape Clock. This must be the same escape
3162306a36Sopenharmony_ci                     clock that the RX DPHY receives.
3262306a36Sopenharmony_ci      - description: ui is the pixel clock (phy_ref up to 333Mhz).
3362306a36Sopenharmony_ci                     See the reference manual for details.
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci  clock-names:
3662306a36Sopenharmony_ci    items:
3762306a36Sopenharmony_ci      - const: core
3862306a36Sopenharmony_ci      - const: esc
3962306a36Sopenharmony_ci      - const: ui
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci  power-domains:
4262306a36Sopenharmony_ci    maxItems: 1
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci  resets:
4562306a36Sopenharmony_ci    items:
4662306a36Sopenharmony_ci      - description: CORE_RESET reset register bit definition
4762306a36Sopenharmony_ci      - description: PHY_REF_RESET reset register bit definition
4862306a36Sopenharmony_ci      - description: ESC_RESET reset register bit definition
4962306a36Sopenharmony_ci
5062306a36Sopenharmony_ci  fsl,mipi-phy-gpr:
5162306a36Sopenharmony_ci    description: |
5262306a36Sopenharmony_ci      The phandle to the imx8mq syscon iomux-gpr with the register
5362306a36Sopenharmony_ci      for setting RX_ENABLE for the mipi receiver.
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci      The format should be as follows:
5662306a36Sopenharmony_ci      <gpr req_gpr>
5762306a36Sopenharmony_ci      gpr is the phandle to general purpose register node.
5862306a36Sopenharmony_ci      req_gpr is the gpr register offset of RX_ENABLE for the mipi phy.
5962306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/phandle-array
6062306a36Sopenharmony_ci    items:
6162306a36Sopenharmony_ci      - items:
6262306a36Sopenharmony_ci          - description: The 'gpr' is the phandle to general purpose register node.
6362306a36Sopenharmony_ci          - description: The 'req_gpr' is the gpr register offset containing
6462306a36Sopenharmony_ci                        CSI2_1_RX_ENABLE or CSI2_2_RX_ENABLE respectively.
6562306a36Sopenharmony_ci            maximum: 0xff
6662306a36Sopenharmony_ci
6762306a36Sopenharmony_ci  interconnects:
6862306a36Sopenharmony_ci    maxItems: 1
6962306a36Sopenharmony_ci
7062306a36Sopenharmony_ci  interconnect-names:
7162306a36Sopenharmony_ci    const: dram
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_ci  ports:
7462306a36Sopenharmony_ci    $ref: /schemas/graph.yaml#/properties/ports
7562306a36Sopenharmony_ci
7662306a36Sopenharmony_ci    properties:
7762306a36Sopenharmony_ci      port@0:
7862306a36Sopenharmony_ci        $ref: /schemas/graph.yaml#/$defs/port-base
7962306a36Sopenharmony_ci        unevaluatedProperties: false
8062306a36Sopenharmony_ci        description:
8162306a36Sopenharmony_ci          Input port node, single endpoint describing the CSI-2 transmitter.
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_ci        properties:
8462306a36Sopenharmony_ci          endpoint:
8562306a36Sopenharmony_ci            $ref: video-interfaces.yaml#
8662306a36Sopenharmony_ci            unevaluatedProperties: false
8762306a36Sopenharmony_ci
8862306a36Sopenharmony_ci            properties:
8962306a36Sopenharmony_ci              data-lanes:
9062306a36Sopenharmony_ci                minItems: 1
9162306a36Sopenharmony_ci                items:
9262306a36Sopenharmony_ci                  - const: 1
9362306a36Sopenharmony_ci                  - const: 2
9462306a36Sopenharmony_ci                  - const: 3
9562306a36Sopenharmony_ci                  - const: 4
9662306a36Sopenharmony_ci
9762306a36Sopenharmony_ci            required:
9862306a36Sopenharmony_ci              - data-lanes
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci      port@1:
10162306a36Sopenharmony_ci        $ref: /schemas/graph.yaml#/properties/port
10262306a36Sopenharmony_ci        description:
10362306a36Sopenharmony_ci          Output port node
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_ci    required:
10662306a36Sopenharmony_ci      - port@0
10762306a36Sopenharmony_ci      - port@1
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_cirequired:
11062306a36Sopenharmony_ci  - compatible
11162306a36Sopenharmony_ci  - reg
11262306a36Sopenharmony_ci  - clocks
11362306a36Sopenharmony_ci  - clock-names
11462306a36Sopenharmony_ci  - power-domains
11562306a36Sopenharmony_ci  - resets
11662306a36Sopenharmony_ci  - fsl,mipi-phy-gpr
11762306a36Sopenharmony_ci  - ports
11862306a36Sopenharmony_ci
11962306a36Sopenharmony_ciadditionalProperties: false
12062306a36Sopenharmony_ci
12162306a36Sopenharmony_ciexamples:
12262306a36Sopenharmony_ci  - |
12362306a36Sopenharmony_ci    #include <dt-bindings/clock/imx8mq-clock.h>
12462306a36Sopenharmony_ci    #include <dt-bindings/interconnect/imx8mq.h>
12562306a36Sopenharmony_ci    #include <dt-bindings/reset/imx8mq-reset.h>
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci    csi@30a70000 {
12862306a36Sopenharmony_ci        compatible = "fsl,imx8mq-mipi-csi2";
12962306a36Sopenharmony_ci        reg = <0x30a70000 0x1000>;
13062306a36Sopenharmony_ci        clocks = <&clk IMX8MQ_CLK_CSI1_CORE>,
13162306a36Sopenharmony_ci                 <&clk IMX8MQ_CLK_CSI1_ESC>,
13262306a36Sopenharmony_ci                 <&clk IMX8MQ_CLK_CSI1_PHY_REF>;
13362306a36Sopenharmony_ci        clock-names = "core", "esc", "ui";
13462306a36Sopenharmony_ci        assigned-clocks = <&clk IMX8MQ_CLK_CSI1_CORE>,
13562306a36Sopenharmony_ci                          <&clk IMX8MQ_CLK_CSI1_PHY_REF>,
13662306a36Sopenharmony_ci                          <&clk IMX8MQ_CLK_CSI1_ESC>;
13762306a36Sopenharmony_ci        assigned-clock-rates = <266000000>, <200000000>, <66000000>;
13862306a36Sopenharmony_ci        assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_266M>,
13962306a36Sopenharmony_ci                                 <&clk IMX8MQ_SYS2_PLL_1000M>,
14062306a36Sopenharmony_ci                                 <&clk IMX8MQ_SYS1_PLL_800M>;
14162306a36Sopenharmony_ci        power-domains = <&pgc_mipi_csi1>;
14262306a36Sopenharmony_ci        resets = <&src IMX8MQ_RESET_MIPI_CSI1_CORE_RESET>,
14362306a36Sopenharmony_ci                 <&src IMX8MQ_RESET_MIPI_CSI1_PHY_REF_RESET>,
14462306a36Sopenharmony_ci                 <&src IMX8MQ_RESET_MIPI_CSI1_ESC_RESET>;
14562306a36Sopenharmony_ci        fsl,mipi-phy-gpr = <&iomuxc_gpr 0x88>;
14662306a36Sopenharmony_ci        interconnects = <&noc IMX8MQ_ICM_CSI1 &noc IMX8MQ_ICS_DRAM>;
14762306a36Sopenharmony_ci        interconnect-names = "dram";
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci        ports {
15062306a36Sopenharmony_ci            #address-cells = <1>;
15162306a36Sopenharmony_ci            #size-cells = <0>;
15262306a36Sopenharmony_ci
15362306a36Sopenharmony_ci            port@0 {
15462306a36Sopenharmony_ci                reg = <0>;
15562306a36Sopenharmony_ci
15662306a36Sopenharmony_ci                imx8mm_mipi_csi_in: endpoint {
15762306a36Sopenharmony_ci                    remote-endpoint = <&imx477_out>;
15862306a36Sopenharmony_ci                    data-lanes = <1 2 3 4>;
15962306a36Sopenharmony_ci                };
16062306a36Sopenharmony_ci            };
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci            port@1 {
16362306a36Sopenharmony_ci                reg = <1>;
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci                imx8mm_mipi_csi_out: endpoint {
16662306a36Sopenharmony_ci                    remote-endpoint = <&csi_in>;
16762306a36Sopenharmony_ci                };
16862306a36Sopenharmony_ci            };
16962306a36Sopenharmony_ci        };
17062306a36Sopenharmony_ci    };
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci...
173