162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/media/mediatek,mt8195-jpegdec.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: MediaTek JPEG Decoder
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - kyrie wu <kyrie.wu@mediatek.corp-partner.google.com>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cidescription:
1362306a36Sopenharmony_ci  MediaTek JPEG Decoder is the JPEG decode hardware present in MediaTek SoCs
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_ciproperties:
1662306a36Sopenharmony_ci  compatible:
1762306a36Sopenharmony_ci    const: mediatek,mt8195-jpgdec
1862306a36Sopenharmony_ci
1962306a36Sopenharmony_ci  power-domains:
2062306a36Sopenharmony_ci    maxItems: 1
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci  iommus:
2362306a36Sopenharmony_ci    maxItems: 6
2462306a36Sopenharmony_ci    description:
2562306a36Sopenharmony_ci      Points to the respective IOMMU block with master port as argument, see
2662306a36Sopenharmony_ci      Documentation/devicetree/bindings/iommu/mediatek,iommu.yaml for details.
2762306a36Sopenharmony_ci      Ports are according to the HW.
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci  "#address-cells":
3062306a36Sopenharmony_ci    const: 2
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci  "#size-cells":
3362306a36Sopenharmony_ci    const: 2
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci  ranges: true
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci# Required child node:
3862306a36Sopenharmony_cipatternProperties:
3962306a36Sopenharmony_ci  "^jpgdec@[0-9a-f]+$":
4062306a36Sopenharmony_ci    type: object
4162306a36Sopenharmony_ci    description:
4262306a36Sopenharmony_ci      The jpeg decoder hardware device node which should be added as subnodes to
4362306a36Sopenharmony_ci      the main jpeg node.
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci    properties:
4662306a36Sopenharmony_ci      compatible:
4762306a36Sopenharmony_ci        const: mediatek,mt8195-jpgdec-hw
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ci      reg:
5062306a36Sopenharmony_ci        maxItems: 1
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci      iommus:
5362306a36Sopenharmony_ci        minItems: 1
5462306a36Sopenharmony_ci        maxItems: 32
5562306a36Sopenharmony_ci        description:
5662306a36Sopenharmony_ci          List of the hardware port in respective IOMMU block for current Socs.
5762306a36Sopenharmony_ci          Refer to bindings/iommu/mediatek,iommu.yaml.
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci      interrupts:
6062306a36Sopenharmony_ci        maxItems: 1
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci      clocks:
6362306a36Sopenharmony_ci        maxItems: 1
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci      clock-names:
6662306a36Sopenharmony_ci        items:
6762306a36Sopenharmony_ci          - const: jpgdec
6862306a36Sopenharmony_ci
6962306a36Sopenharmony_ci      power-domains:
7062306a36Sopenharmony_ci        maxItems: 1
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ci    required:
7362306a36Sopenharmony_ci      - compatible
7462306a36Sopenharmony_ci      - reg
7562306a36Sopenharmony_ci      - iommus
7662306a36Sopenharmony_ci      - interrupts
7762306a36Sopenharmony_ci      - clocks
7862306a36Sopenharmony_ci      - clock-names
7962306a36Sopenharmony_ci      - power-domains
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci    additionalProperties: false
8262306a36Sopenharmony_ci
8362306a36Sopenharmony_cirequired:
8462306a36Sopenharmony_ci  - compatible
8562306a36Sopenharmony_ci  - power-domains
8662306a36Sopenharmony_ci  - iommus
8762306a36Sopenharmony_ci  - ranges
8862306a36Sopenharmony_ci
8962306a36Sopenharmony_ciadditionalProperties: false
9062306a36Sopenharmony_ci
9162306a36Sopenharmony_ciexamples:
9262306a36Sopenharmony_ci  - |
9362306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
9462306a36Sopenharmony_ci    #include <dt-bindings/memory/mt8195-memory-port.h>
9562306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/irq.h>
9662306a36Sopenharmony_ci    #include <dt-bindings/clock/mt8195-clk.h>
9762306a36Sopenharmony_ci    #include <dt-bindings/power/mt8195-power.h>
9862306a36Sopenharmony_ci
9962306a36Sopenharmony_ci    soc {
10062306a36Sopenharmony_ci        #address-cells = <2>;
10162306a36Sopenharmony_ci        #size-cells = <2>;
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ci        jpgdec-master {
10462306a36Sopenharmony_ci            compatible = "mediatek,mt8195-jpgdec";
10562306a36Sopenharmony_ci            power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
10662306a36Sopenharmony_ci            iommus = <&iommu_vpp M4U_PORT_L19_JPGDEC_WDMA0>,
10762306a36Sopenharmony_ci                     <&iommu_vpp M4U_PORT_L19_JPGDEC_BSDMA0>,
10862306a36Sopenharmony_ci                     <&iommu_vpp M4U_PORT_L19_JPGDEC_WDMA1>,
10962306a36Sopenharmony_ci                     <&iommu_vpp M4U_PORT_L19_JPGDEC_BSDMA1>,
11062306a36Sopenharmony_ci                     <&iommu_vpp M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
11162306a36Sopenharmony_ci                     <&iommu_vpp M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
11262306a36Sopenharmony_ci            #address-cells = <2>;
11362306a36Sopenharmony_ci            #size-cells = <2>;
11462306a36Sopenharmony_ci            ranges;
11562306a36Sopenharmony_ci
11662306a36Sopenharmony_ci            jpgdec@1a040000 {
11762306a36Sopenharmony_ci                compatible = "mediatek,mt8195-jpgdec-hw";
11862306a36Sopenharmony_ci                reg = <0 0x1a040000 0 0x10000>;/* JPGDEC_C0 */
11962306a36Sopenharmony_ci                iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
12062306a36Sopenharmony_ci                         <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
12162306a36Sopenharmony_ci                         <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
12262306a36Sopenharmony_ci                         <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
12362306a36Sopenharmony_ci                         <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
12462306a36Sopenharmony_ci                         <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
12562306a36Sopenharmony_ci                interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH 0>;
12662306a36Sopenharmony_ci                clocks = <&vencsys CLK_VENC_JPGDEC>;
12762306a36Sopenharmony_ci                clock-names = "jpgdec";
12862306a36Sopenharmony_ci                power-domains = <&spm MT8195_POWER_DOMAIN_VDEC0>;
12962306a36Sopenharmony_ci            };
13062306a36Sopenharmony_ci
13162306a36Sopenharmony_ci            jpgdec@1a050000 {
13262306a36Sopenharmony_ci                compatible = "mediatek,mt8195-jpgdec-hw";
13362306a36Sopenharmony_ci                reg = <0 0x1a050000 0 0x10000>;/* JPGDEC_C1 */
13462306a36Sopenharmony_ci                iommus = <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA0>,
13562306a36Sopenharmony_ci                         <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA0>,
13662306a36Sopenharmony_ci                         <&iommu_vdo M4U_PORT_L19_JPGDEC_WDMA1>,
13762306a36Sopenharmony_ci                         <&iommu_vdo M4U_PORT_L19_JPGDEC_BSDMA1>,
13862306a36Sopenharmony_ci                         <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET1>,
13962306a36Sopenharmony_ci                         <&iommu_vdo M4U_PORT_L19_JPGDEC_BUFF_OFFSET0>;
14062306a36Sopenharmony_ci                interrupts = <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH 0>;
14162306a36Sopenharmony_ci                clocks = <&vencsys CLK_VENC_JPGDEC_C1>;
14262306a36Sopenharmony_ci                clock-names = "jpgdec";
14362306a36Sopenharmony_ci                power-domains = <&spm MT8195_POWER_DOMAIN_VDEC1>;
14462306a36Sopenharmony_ci            };
14562306a36Sopenharmony_ci
14662306a36Sopenharmony_ci            jpgdec@1b040000 {
14762306a36Sopenharmony_ci                compatible = "mediatek,mt8195-jpgdec-hw";
14862306a36Sopenharmony_ci                reg = <0 0x1b040000 0 0x10000>;/* JPGDEC_C2 */
14962306a36Sopenharmony_ci                iommus = <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA0>,
15062306a36Sopenharmony_ci                         <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA0>,
15162306a36Sopenharmony_ci                         <&iommu_vpp M4U_PORT_L20_JPGDEC_WDMA1>,
15262306a36Sopenharmony_ci                         <&iommu_vpp M4U_PORT_L20_JPGDEC_BSDMA1>,
15362306a36Sopenharmony_ci                         <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET1>,
15462306a36Sopenharmony_ci                         <&iommu_vpp M4U_PORT_L20_JPGDEC_BUFF_OFFSET0>;
15562306a36Sopenharmony_ci                interrupts = <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH 0>;
15662306a36Sopenharmony_ci                clocks = <&vencsys_core1 CLK_VENC_CORE1_JPGDEC>;
15762306a36Sopenharmony_ci                clock-names = "jpgdec";
15862306a36Sopenharmony_ci                power-domains = <&spm MT8195_POWER_DOMAIN_VDEC2>;
15962306a36Sopenharmony_ci            };
16062306a36Sopenharmony_ci        };
16162306a36Sopenharmony_ci    };
162