162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0-only 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/iommu/arm,smmu-v3.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: ARM SMMUv3 Architecture Implementation 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Will Deacon <will@kernel.org> 1162306a36Sopenharmony_ci - Robin Murphy <Robin.Murphy@arm.com> 1262306a36Sopenharmony_ci 1362306a36Sopenharmony_cidescription: |+ 1462306a36Sopenharmony_ci The SMMUv3 architecture is a significant departure from previous 1562306a36Sopenharmony_ci revisions, replacing the MMIO register interface with in-memory command 1662306a36Sopenharmony_ci and event queues and adding support for the ATS and PRI components of 1762306a36Sopenharmony_ci the PCIe specification. 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ciproperties: 2062306a36Sopenharmony_ci $nodename: 2162306a36Sopenharmony_ci pattern: "^iommu@[0-9a-f]*" 2262306a36Sopenharmony_ci compatible: 2362306a36Sopenharmony_ci const: arm,smmu-v3 2462306a36Sopenharmony_ci 2562306a36Sopenharmony_ci reg: 2662306a36Sopenharmony_ci maxItems: 1 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci interrupts: 2962306a36Sopenharmony_ci minItems: 1 3062306a36Sopenharmony_ci maxItems: 4 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci interrupt-names: 3362306a36Sopenharmony_ci oneOf: 3462306a36Sopenharmony_ci - const: combined 3562306a36Sopenharmony_ci description: 3662306a36Sopenharmony_ci The combined interrupt is optional, and should only be provided if the 3762306a36Sopenharmony_ci hardware supports just a single, combined interrupt line. 3862306a36Sopenharmony_ci If provided, then the combined interrupt will be used in preference to 3962306a36Sopenharmony_ci any others. 4062306a36Sopenharmony_ci - minItems: 1 4162306a36Sopenharmony_ci items: 4262306a36Sopenharmony_ci enum: 4362306a36Sopenharmony_ci - eventq # Event Queue not empty 4462306a36Sopenharmony_ci - gerror # Global Error activated 4562306a36Sopenharmony_ci - cmdq-sync # CMD_SYNC complete 4662306a36Sopenharmony_ci - priq # PRI Queue not empty 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci '#iommu-cells': 4962306a36Sopenharmony_ci const: 1 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci dma-coherent: 5262306a36Sopenharmony_ci description: | 5362306a36Sopenharmony_ci Present if page table walks made by the SMMU are cache coherent with the 5462306a36Sopenharmony_ci CPU. 5562306a36Sopenharmony_ci 5662306a36Sopenharmony_ci NOTE: this only applies to the SMMU itself, not masters connected 5762306a36Sopenharmony_ci upstream of the SMMU. 5862306a36Sopenharmony_ci 5962306a36Sopenharmony_ci msi-parent: true 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci hisilicon,broken-prefetch-cmd: 6262306a36Sopenharmony_ci type: boolean 6362306a36Sopenharmony_ci description: Avoid sending CMD_PREFETCH_* commands to the SMMU. 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci cavium,cn9900-broken-page1-regspace: 6662306a36Sopenharmony_ci type: boolean 6762306a36Sopenharmony_ci description: 6862306a36Sopenharmony_ci Replaces all page 1 offsets used for EVTQ_PROD/CONS, PRIQ_PROD/CONS 6962306a36Sopenharmony_ci register access with page 0 offsets. Set for Cavium ThunderX2 silicon that 7062306a36Sopenharmony_ci doesn't support SMMU page1 register space. 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_cirequired: 7362306a36Sopenharmony_ci - compatible 7462306a36Sopenharmony_ci - reg 7562306a36Sopenharmony_ci - '#iommu-cells' 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ciadditionalProperties: false 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ciexamples: 8062306a36Sopenharmony_ci - |+ 8162306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 8262306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/irq.h> 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci iommu@2b400000 { 8562306a36Sopenharmony_ci compatible = "arm,smmu-v3"; 8662306a36Sopenharmony_ci reg = <0x2b400000 0x20000>; 8762306a36Sopenharmony_ci interrupts = <GIC_SPI 74 IRQ_TYPE_EDGE_RISING>, 8862306a36Sopenharmony_ci <GIC_SPI 75 IRQ_TYPE_EDGE_RISING>, 8962306a36Sopenharmony_ci <GIC_SPI 77 IRQ_TYPE_EDGE_RISING>, 9062306a36Sopenharmony_ci <GIC_SPI 79 IRQ_TYPE_EDGE_RISING>; 9162306a36Sopenharmony_ci interrupt-names = "eventq", "gerror", "priq", "cmdq-sync"; 9262306a36Sopenharmony_ci dma-coherent; 9362306a36Sopenharmony_ci #iommu-cells = <1>; 9462306a36Sopenharmony_ci msi-parent = <&its 0xff0000>; 9562306a36Sopenharmony_ci }; 96