162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/interrupt-controller/arm,gic.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: ARM Generic Interrupt Controller v1 and v2
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Marc Zyngier <marc.zyngier@arm.com>
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_cidescription: |+
1362306a36Sopenharmony_ci  ARM SMP cores are often associated with a GIC, providing per processor
1462306a36Sopenharmony_ci  interrupts (PPI), shared processor interrupts (SPI) and software
1562306a36Sopenharmony_ci  generated interrupts (SGI).
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci  Primary GIC is attached directly to the CPU and typically has PPIs and SGIs.
1862306a36Sopenharmony_ci  Secondary GICs are cascaded into the upward interrupt controller and do not
1962306a36Sopenharmony_ci  have PPIs or SGIs.
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ciallOf:
2262306a36Sopenharmony_ci  - $ref: /schemas/interrupt-controller.yaml#
2362306a36Sopenharmony_ci
2462306a36Sopenharmony_ciproperties:
2562306a36Sopenharmony_ci  compatible:
2662306a36Sopenharmony_ci    oneOf:
2762306a36Sopenharmony_ci      - items:
2862306a36Sopenharmony_ci          - enum:
2962306a36Sopenharmony_ci              - arm,arm11mp-gic
3062306a36Sopenharmony_ci              - arm,cortex-a15-gic
3162306a36Sopenharmony_ci              - arm,cortex-a7-gic
3262306a36Sopenharmony_ci              - arm,cortex-a5-gic
3362306a36Sopenharmony_ci              - arm,cortex-a9-gic
3462306a36Sopenharmony_ci              - arm,eb11mp-gic
3562306a36Sopenharmony_ci              - arm,gic-400
3662306a36Sopenharmony_ci              - arm,pl390
3762306a36Sopenharmony_ci              - arm,tc11mp-gic
3862306a36Sopenharmony_ci              - qcom,msm-8660-qgic
3962306a36Sopenharmony_ci              - qcom,msm-qgic2
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci      - items:
4262306a36Sopenharmony_ci          - const: arm,gic-400
4362306a36Sopenharmony_ci          - enum:
4462306a36Sopenharmony_ci              - arm,cortex-a15-gic
4562306a36Sopenharmony_ci              - arm,cortex-a7-gic
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_ci      - items:
4862306a36Sopenharmony_ci          - const: arm,arm1176jzf-devchip-gic
4962306a36Sopenharmony_ci          - const: arm,arm11mp-gic
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci      - items:
5262306a36Sopenharmony_ci          - const: brcm,brahma-b15-gic
5362306a36Sopenharmony_ci          - const: arm,cortex-a15-gic
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ci      - oneOf:
5662306a36Sopenharmony_ci          - const: nvidia,tegra210-agic
5762306a36Sopenharmony_ci          - items:
5862306a36Sopenharmony_ci              - enum:
5962306a36Sopenharmony_ci                  - nvidia,tegra186-agic
6062306a36Sopenharmony_ci                  - nvidia,tegra194-agic
6162306a36Sopenharmony_ci                  - nvidia,tegra234-agic
6262306a36Sopenharmony_ci              - const: nvidia,tegra210-agic
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci  interrupt-controller: true
6562306a36Sopenharmony_ci
6662306a36Sopenharmony_ci  "#address-cells":
6762306a36Sopenharmony_ci    enum: [ 0, 1, 2 ]
6862306a36Sopenharmony_ci  "#size-cells":
6962306a36Sopenharmony_ci    enum: [ 1, 2 ]
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci  "#interrupt-cells":
7262306a36Sopenharmony_ci    const: 3
7362306a36Sopenharmony_ci    description: |
7462306a36Sopenharmony_ci      The 1st cell is the interrupt type; 0 for SPI interrupts, 1 for PPI
7562306a36Sopenharmony_ci      interrupts.
7662306a36Sopenharmony_ci
7762306a36Sopenharmony_ci      The 2nd cell contains the interrupt number for the interrupt type.
7862306a36Sopenharmony_ci      SPI interrupts are in the range [0-987].  PPI interrupts are in the
7962306a36Sopenharmony_ci      range [0-15].
8062306a36Sopenharmony_ci
8162306a36Sopenharmony_ci      The 3rd cell is the flags, encoded as follows:
8262306a36Sopenharmony_ci        bits[3:0] trigger type and level flags.
8362306a36Sopenharmony_ci          1 = low-to-high edge triggered
8462306a36Sopenharmony_ci          2 = high-to-low edge triggered (invalid for SPIs)
8562306a36Sopenharmony_ci          4 = active high level-sensitive
8662306a36Sopenharmony_ci          8 = active low level-sensitive (invalid for SPIs).
8762306a36Sopenharmony_ci        bits[15:8] PPI interrupt cpu mask.  Each bit corresponds to each of
8862306a36Sopenharmony_ci        the 8 possible cpus attached to the GIC.  A bit set to '1' indicated
8962306a36Sopenharmony_ci        the interrupt is wired to that CPU.  Only valid for PPI interrupts.
9062306a36Sopenharmony_ci        Also note that the configurability of PPI interrupts is IMPLEMENTATION
9162306a36Sopenharmony_ci        DEFINED and as such not guaranteed to be present (most SoC available
9262306a36Sopenharmony_ci        in 2014 seem to ignore the setting of this flag and use the hardware
9362306a36Sopenharmony_ci        default value).
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci  reg:
9662306a36Sopenharmony_ci    description: |
9762306a36Sopenharmony_ci      Specifies base physical address(s) and size of the GIC registers. The
9862306a36Sopenharmony_ci      first region is the GIC distributor register base and size. The 2nd region
9962306a36Sopenharmony_ci      is the GIC cpu interface register base and size.
10062306a36Sopenharmony_ci
10162306a36Sopenharmony_ci      For GICv2 with virtualization extensions, additional regions are
10262306a36Sopenharmony_ci      required for specifying the base physical address and size of the VGIC
10362306a36Sopenharmony_ci      registers. The first additional region is the GIC virtual interface
10462306a36Sopenharmony_ci      control register base and size. The 2nd additional region is the GIC
10562306a36Sopenharmony_ci      virtual cpu interface register base and size.
10662306a36Sopenharmony_ci    minItems: 2
10762306a36Sopenharmony_ci    maxItems: 4
10862306a36Sopenharmony_ci
10962306a36Sopenharmony_ci  ranges: true
11062306a36Sopenharmony_ci
11162306a36Sopenharmony_ci  interrupts:
11262306a36Sopenharmony_ci    description: Interrupt source of the parent interrupt controller on
11362306a36Sopenharmony_ci      secondary GICs, or VGIC maintenance interrupt on primary GIC (see
11462306a36Sopenharmony_ci      below).
11562306a36Sopenharmony_ci    maxItems: 1
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci  cpu-offset:
11862306a36Sopenharmony_ci    description: per-cpu offset within the distributor and cpu interface
11962306a36Sopenharmony_ci      regions, used when the GIC doesn't have banked registers. The offset
12062306a36Sopenharmony_ci      is cpu-offset * cpu-nr.
12162306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/uint32
12262306a36Sopenharmony_ci
12362306a36Sopenharmony_ci  clocks:
12462306a36Sopenharmony_ci    minItems: 1
12562306a36Sopenharmony_ci    maxItems: 2
12662306a36Sopenharmony_ci
12762306a36Sopenharmony_ci  clock-names:
12862306a36Sopenharmony_ci    description: List of names for the GIC clock input(s). Valid clock names
12962306a36Sopenharmony_ci      depend on the GIC variant.
13062306a36Sopenharmony_ci    oneOf:
13162306a36Sopenharmony_ci      - const: ic_clk # for "arm,arm11mp-gic"
13262306a36Sopenharmony_ci      - const: PERIPHCLKEN # for "arm,cortex-a15-gic"
13362306a36Sopenharmony_ci      - items: # for "arm,cortex-a9-gic"
13462306a36Sopenharmony_ci          - const: PERIPHCLK
13562306a36Sopenharmony_ci          - const: PERIPHCLKEN
13662306a36Sopenharmony_ci      - const: clk  # for "arm,gic-400" and "nvidia,tegra210"
13762306a36Sopenharmony_ci      - const: gclk # for "arm,pl390"
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ci  power-domains:
14062306a36Sopenharmony_ci    maxItems: 1
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci  resets:
14362306a36Sopenharmony_ci    maxItems: 1
14462306a36Sopenharmony_ci
14562306a36Sopenharmony_cirequired:
14662306a36Sopenharmony_ci  - compatible
14762306a36Sopenharmony_ci  - reg
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_cipatternProperties:
15062306a36Sopenharmony_ci  "^v2m@[0-9a-f]+$":
15162306a36Sopenharmony_ci    type: object
15262306a36Sopenharmony_ci    description: |
15362306a36Sopenharmony_ci      * GICv2m extension for MSI/MSI-x support (Optional)
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci      Certain revisions of GIC-400 supports MSI/MSI-x via V2M register frame(s).
15662306a36Sopenharmony_ci      This is enabled by specifying v2m sub-node(s).
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci    properties:
15962306a36Sopenharmony_ci      compatible:
16062306a36Sopenharmony_ci        const: arm,gic-v2m-frame
16162306a36Sopenharmony_ci
16262306a36Sopenharmony_ci      msi-controller: true
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci      reg:
16562306a36Sopenharmony_ci        maxItems: 1
16662306a36Sopenharmony_ci        description: GICv2m MSI interface register base and size
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci      arm,msi-base-spi:
16962306a36Sopenharmony_ci        description: When the MSI_TYPER register contains an incorrect value,
17062306a36Sopenharmony_ci          this property should contain the SPI base of the MSI frame, overriding
17162306a36Sopenharmony_ci          the HW value.
17262306a36Sopenharmony_ci        $ref: /schemas/types.yaml#/definitions/uint32
17362306a36Sopenharmony_ci
17462306a36Sopenharmony_ci      arm,msi-num-spis:
17562306a36Sopenharmony_ci        description: When the MSI_TYPER register contains an incorrect value,
17662306a36Sopenharmony_ci          this property should contain the number of SPIs assigned to the
17762306a36Sopenharmony_ci          frame, overriding the HW value.
17862306a36Sopenharmony_ci        $ref: /schemas/types.yaml#/definitions/uint32
17962306a36Sopenharmony_ci
18062306a36Sopenharmony_ci    required:
18162306a36Sopenharmony_ci      - compatible
18262306a36Sopenharmony_ci      - msi-controller
18362306a36Sopenharmony_ci      - reg
18462306a36Sopenharmony_ci
18562306a36Sopenharmony_ci    additionalProperties: false
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ciadditionalProperties: false
18862306a36Sopenharmony_ci
18962306a36Sopenharmony_ciexamples:
19062306a36Sopenharmony_ci  - |
19162306a36Sopenharmony_ci    // GICv1
19262306a36Sopenharmony_ci    intc: interrupt-controller@fff11000 {
19362306a36Sopenharmony_ci      compatible = "arm,cortex-a9-gic";
19462306a36Sopenharmony_ci      #interrupt-cells = <3>;
19562306a36Sopenharmony_ci      #address-cells = <1>;
19662306a36Sopenharmony_ci      interrupt-controller;
19762306a36Sopenharmony_ci      reg = <0xfff11000 0x1000>,
19862306a36Sopenharmony_ci            <0xfff10100 0x100>;
19962306a36Sopenharmony_ci    };
20062306a36Sopenharmony_ci
20162306a36Sopenharmony_ci  - |
20262306a36Sopenharmony_ci    // GICv2
20362306a36Sopenharmony_ci    interrupt-controller@2c001000 {
20462306a36Sopenharmony_ci      compatible = "arm,cortex-a15-gic";
20562306a36Sopenharmony_ci      #interrupt-cells = <3>;
20662306a36Sopenharmony_ci      interrupt-controller;
20762306a36Sopenharmony_ci      reg = <0x2c001000 0x1000>,
20862306a36Sopenharmony_ci            <0x2c002000 0x2000>,
20962306a36Sopenharmony_ci            <0x2c004000 0x2000>,
21062306a36Sopenharmony_ci            <0x2c006000 0x2000>;
21162306a36Sopenharmony_ci      interrupts = <1 9 0xf04>;
21262306a36Sopenharmony_ci    };
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci  - |
21562306a36Sopenharmony_ci    // GICv2m extension for MSI/MSI-x support
21662306a36Sopenharmony_ci    interrupt-controller@e1101000 {
21762306a36Sopenharmony_ci      compatible = "arm,gic-400";
21862306a36Sopenharmony_ci      #interrupt-cells = <3>;
21962306a36Sopenharmony_ci      #address-cells = <1>;
22062306a36Sopenharmony_ci      #size-cells = <1>;
22162306a36Sopenharmony_ci      interrupt-controller;
22262306a36Sopenharmony_ci      interrupts = <1 8 0xf04>;
22362306a36Sopenharmony_ci      ranges = <0 0xe1100000 0x100000>;
22462306a36Sopenharmony_ci      reg = <0xe1110000 0x01000>,
22562306a36Sopenharmony_ci            <0xe112f000 0x02000>,
22662306a36Sopenharmony_ci            <0xe1140000 0x10000>,
22762306a36Sopenharmony_ci            <0xe1160000 0x10000>;
22862306a36Sopenharmony_ci
22962306a36Sopenharmony_ci      v2m0: v2m@80000 {
23062306a36Sopenharmony_ci        compatible = "arm,gic-v2m-frame";
23162306a36Sopenharmony_ci        msi-controller;
23262306a36Sopenharmony_ci        reg = <0x80000 0x1000>;
23362306a36Sopenharmony_ci      };
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci      //...
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci      v2mN: v2m@90000 {
23862306a36Sopenharmony_ci        compatible = "arm,gic-v2m-frame";
23962306a36Sopenharmony_ci        msi-controller;
24062306a36Sopenharmony_ci        reg = <0x90000 0x1000>;
24162306a36Sopenharmony_ci      };
24262306a36Sopenharmony_ci    };
24362306a36Sopenharmony_ci...
244