162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/i2c/nvidia,tegra20-i2c.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cimaintainers:
862306a36Sopenharmony_ci  - Thierry Reding <thierry.reding@gmail.com>
962306a36Sopenharmony_ci  - Jon Hunter <jonathanh@nvidia.com>
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_cititle: NVIDIA Tegra I2C controller driver
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ciproperties:
1462306a36Sopenharmony_ci  compatible:
1562306a36Sopenharmony_ci    oneOf:
1662306a36Sopenharmony_ci      - description: Tegra20 has 4 generic I2C controller. This can support
1762306a36Sopenharmony_ci          master and slave mode of I2C communication. The i2c-tegra driver
1862306a36Sopenharmony_ci          only support master mode of I2C communication. Driver of I2C
1962306a36Sopenharmony_ci          controller is only compatible with "nvidia,tegra20-i2c".
2062306a36Sopenharmony_ci        const: nvidia,tegra20-i2c
2162306a36Sopenharmony_ci      - description: Tegra20 has specific I2C controller called as DVC I2C
2262306a36Sopenharmony_ci          controller. This only support master mode of I2C communication.
2362306a36Sopenharmony_ci          Register interface/offset and interrupts handling are different than
2462306a36Sopenharmony_ci          generic I2C controller. Driver of DVC I2C controller is only
2562306a36Sopenharmony_ci          compatible with "nvidia,tegra20-i2c-dvc".
2662306a36Sopenharmony_ci        const: nvidia,tegra20-i2c-dvc
2762306a36Sopenharmony_ci      - description: |
2862306a36Sopenharmony_ci          Tegra30 has 5 generic I2C controller. This controller is very much
2962306a36Sopenharmony_ci          similar to Tegra20 I2C controller with additional feature: Continue
3062306a36Sopenharmony_ci          Transfer Support. This feature helps to implement M_NO_START as per
3162306a36Sopenharmony_ci          I2C core API transfer flags. Driver of I2C controller is compatible
3262306a36Sopenharmony_ci          with "nvidia,tegra30-i2c" to enable the continue transfer support.
3362306a36Sopenharmony_ci          This is also compatible with "nvidia,tegra20-i2c" without continue
3462306a36Sopenharmony_ci          transfer support.
3562306a36Sopenharmony_ci        items:
3662306a36Sopenharmony_ci          - const: nvidia,tegra30-i2c
3762306a36Sopenharmony_ci          - const: nvidia,tegra20-i2c
3862306a36Sopenharmony_ci      - description: |
3962306a36Sopenharmony_ci          Tegra114 has 5 generic I2C controllers. This controller is very much
4062306a36Sopenharmony_ci          similar to Tegra30 I2C controller with some hardware modification:
4162306a36Sopenharmony_ci            - Tegra30/Tegra20 I2C controller has 2 clock source called div-clk
4262306a36Sopenharmony_ci              and fast-clk. Tegra114 has only one clock source called as
4362306a36Sopenharmony_ci              div-clk and hence clock mechanism is changed in I2C controller.
4462306a36Sopenharmony_ci            - Tegra30/Tegra20 I2C controller has enabled per packet transfer
4562306a36Sopenharmony_ci              by default and there is no way to disable it. Tegra114 has this
4662306a36Sopenharmony_ci              interrupt disable by default and SW need to enable explicitly.
4762306a36Sopenharmony_ci          Due to above changes, Tegra114 I2C driver makes incompatible with
4862306a36Sopenharmony_ci          previous hardware driver. Hence, Tegra114 I2C controller is
4962306a36Sopenharmony_ci          compatible with "nvidia,tegra114-i2c".
5062306a36Sopenharmony_ci        const: nvidia,tegra114-i2c
5162306a36Sopenharmony_ci      - description: |
5262306a36Sopenharmony_ci          Tegra124 has 6 generic I2C controllers. These controllers are very
5362306a36Sopenharmony_ci          similar to those found on Tegra114 but also contain several hardware
5462306a36Sopenharmony_ci          improvements and new registers.
5562306a36Sopenharmony_ci        const: nvidia,tegra124-i2c
5662306a36Sopenharmony_ci      - description: |
5762306a36Sopenharmony_ci          Tegra210 has 6 generic I2C controllers. These controllers are very
5862306a36Sopenharmony_ci          similar to those found on Tegra124.
5962306a36Sopenharmony_ci        items:
6062306a36Sopenharmony_ci          - const: nvidia,tegra210-i2c
6162306a36Sopenharmony_ci          - const: nvidia,tegra124-i2c
6262306a36Sopenharmony_ci      - description: |
6362306a36Sopenharmony_ci          Tegra210 has one I2C controller that is on host1x bus and is part of
6462306a36Sopenharmony_ci          the VE power domain and typically used for camera use-cases. This VI
6562306a36Sopenharmony_ci          I2C controller is mostly compatible with the programming model of
6662306a36Sopenharmony_ci          the regular I2C controllers with a few exceptions. The I2C registers
6762306a36Sopenharmony_ci          start at an offset of 0xc00 (instead of 0), registers are 16 bytes
6862306a36Sopenharmony_ci          apart (rather than 4) and the controller does not support slave
6962306a36Sopenharmony_ci          mode.
7062306a36Sopenharmony_ci        const: nvidia,tegra210-i2c-vi
7162306a36Sopenharmony_ci      - description: |
7262306a36Sopenharmony_ci          Tegra186 has 9 generic I2C controllers, two of which are in the AON
7362306a36Sopenharmony_ci          (always-on) partition of the SoC. All of these controllers are very
7462306a36Sopenharmony_ci          similar to those found on Tegra210.
7562306a36Sopenharmony_ci        const: nvidia,tegra186-i2c
7662306a36Sopenharmony_ci      - description: |
7762306a36Sopenharmony_ci          Tegra194 has 8 generic I2C controllers, two of which are in the AON
7862306a36Sopenharmony_ci          (always-on) partition of the SoC. All of these controllers are very
7962306a36Sopenharmony_ci          similar to those found on Tegra186. However, these controllers have
8062306a36Sopenharmony_ci          support for 64 KiB transactions whereas earlier chips supported no
8162306a36Sopenharmony_ci          more than 4 KiB per transactions.
8262306a36Sopenharmony_ci        const: nvidia,tegra194-i2c
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ci  reg:
8562306a36Sopenharmony_ci    maxItems: 1
8662306a36Sopenharmony_ci
8762306a36Sopenharmony_ci  interrupts:
8862306a36Sopenharmony_ci    maxItems: 1
8962306a36Sopenharmony_ci
9062306a36Sopenharmony_ci  '#address-cells':
9162306a36Sopenharmony_ci    const: 1
9262306a36Sopenharmony_ci
9362306a36Sopenharmony_ci  '#size-cells':
9462306a36Sopenharmony_ci    const: 0
9562306a36Sopenharmony_ci
9662306a36Sopenharmony_ci  clocks:
9762306a36Sopenharmony_ci    minItems: 1
9862306a36Sopenharmony_ci    maxItems: 2
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci  clock-names:
10162306a36Sopenharmony_ci    minItems: 1
10262306a36Sopenharmony_ci    maxItems: 2
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci  resets:
10562306a36Sopenharmony_ci    items:
10662306a36Sopenharmony_ci      - description: module reset
10762306a36Sopenharmony_ci
10862306a36Sopenharmony_ci  reset-names:
10962306a36Sopenharmony_ci    items:
11062306a36Sopenharmony_ci      - const: i2c
11162306a36Sopenharmony_ci
11262306a36Sopenharmony_ci  dmas:
11362306a36Sopenharmony_ci    items:
11462306a36Sopenharmony_ci      - description: DMA channel for the reception FIFO
11562306a36Sopenharmony_ci      - description: DMA channel for the transmission FIFO
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ci  dma-names:
11862306a36Sopenharmony_ci    items:
11962306a36Sopenharmony_ci      - const: rx
12062306a36Sopenharmony_ci      - const: tx
12162306a36Sopenharmony_ci
12262306a36Sopenharmony_ciallOf:
12362306a36Sopenharmony_ci  - $ref: /schemas/i2c/i2c-controller.yaml
12462306a36Sopenharmony_ci  - if:
12562306a36Sopenharmony_ci      properties:
12662306a36Sopenharmony_ci        compatible:
12762306a36Sopenharmony_ci          contains:
12862306a36Sopenharmony_ci            enum:
12962306a36Sopenharmony_ci              - nvidia,tegra20-i2c
13062306a36Sopenharmony_ci              - nvidia,tegra30-i2c
13162306a36Sopenharmony_ci    then:
13262306a36Sopenharmony_ci      properties:
13362306a36Sopenharmony_ci        clock-names:
13462306a36Sopenharmony_ci          items:
13562306a36Sopenharmony_ci            - const: div-clk
13662306a36Sopenharmony_ci            - const: fast-clk
13762306a36Sopenharmony_ci
13862306a36Sopenharmony_ci  - if:
13962306a36Sopenharmony_ci      properties:
14062306a36Sopenharmony_ci        compatible:
14162306a36Sopenharmony_ci          contains:
14262306a36Sopenharmony_ci            const: nvidia,tegra114-i2c
14362306a36Sopenharmony_ci    then:
14462306a36Sopenharmony_ci      properties:
14562306a36Sopenharmony_ci        clock-names:
14662306a36Sopenharmony_ci          items:
14762306a36Sopenharmony_ci            - const: div-clk
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci  - if:
15062306a36Sopenharmony_ci      properties:
15162306a36Sopenharmony_ci        compatible:
15262306a36Sopenharmony_ci          contains:
15362306a36Sopenharmony_ci            const: nvidia,tegra210-i2c
15462306a36Sopenharmony_ci    then:
15562306a36Sopenharmony_ci      properties:
15662306a36Sopenharmony_ci        clock-names:
15762306a36Sopenharmony_ci          items:
15862306a36Sopenharmony_ci            - const: div-clk
15962306a36Sopenharmony_ci
16062306a36Sopenharmony_ci  - if:
16162306a36Sopenharmony_ci      properties:
16262306a36Sopenharmony_ci        compatible:
16362306a36Sopenharmony_ci          contains:
16462306a36Sopenharmony_ci            const: nvidia,tegra210-i2c-vi
16562306a36Sopenharmony_ci    then:
16662306a36Sopenharmony_ci      properties:
16762306a36Sopenharmony_ci        clock-names:
16862306a36Sopenharmony_ci          items:
16962306a36Sopenharmony_ci            - const: div-clk
17062306a36Sopenharmony_ci            - const: slow
17162306a36Sopenharmony_ci        power-domains:
17262306a36Sopenharmony_ci          items:
17362306a36Sopenharmony_ci            - description: phandle to the VENC power domain
17462306a36Sopenharmony_ci
17562306a36Sopenharmony_ciunevaluatedProperties: false
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ciexamples:
17862306a36Sopenharmony_ci  - |
17962306a36Sopenharmony_ci    i2c@7000c000 {
18062306a36Sopenharmony_ci        compatible = "nvidia,tegra20-i2c";
18162306a36Sopenharmony_ci        reg = <0x7000c000 0x100>;
18262306a36Sopenharmony_ci        interrupts = <0 38 0x04>;
18362306a36Sopenharmony_ci        clocks = <&tegra_car 12>, <&tegra_car 124>;
18462306a36Sopenharmony_ci        clock-names = "div-clk", "fast-clk";
18562306a36Sopenharmony_ci        resets = <&tegra_car 12>;
18662306a36Sopenharmony_ci        reset-names = "i2c";
18762306a36Sopenharmony_ci        dmas = <&apbdma 16>, <&apbdma 16>;
18862306a36Sopenharmony_ci        dma-names = "rx", "tx";
18962306a36Sopenharmony_ci
19062306a36Sopenharmony_ci        #address-cells = <1>;
19162306a36Sopenharmony_ci        #size-cells = <0>;
19262306a36Sopenharmony_ci    };
193