162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/gpu/host1x/nvidia,tegra210-nvenc.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: NVIDIA Tegra NVENC 862306a36Sopenharmony_ci 962306a36Sopenharmony_cidescription: | 1062306a36Sopenharmony_ci NVENC is the hardware video encoder present on NVIDIA Tegra210 1162306a36Sopenharmony_ci and newer chips. It is located on the Host1x bus and typically 1262306a36Sopenharmony_ci programmed through Host1x channels. 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_cimaintainers: 1562306a36Sopenharmony_ci - Thierry Reding <treding@gmail.com> 1662306a36Sopenharmony_ci - Mikko Perttunen <mperttunen@nvidia.com> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ciproperties: 1962306a36Sopenharmony_ci $nodename: 2062306a36Sopenharmony_ci pattern: "^nvenc@[0-9a-f]*$" 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci compatible: 2362306a36Sopenharmony_ci enum: 2462306a36Sopenharmony_ci - nvidia,tegra210-nvenc 2562306a36Sopenharmony_ci - nvidia,tegra186-nvenc 2662306a36Sopenharmony_ci - nvidia,tegra194-nvenc 2762306a36Sopenharmony_ci 2862306a36Sopenharmony_ci reg: 2962306a36Sopenharmony_ci maxItems: 1 3062306a36Sopenharmony_ci 3162306a36Sopenharmony_ci clocks: 3262306a36Sopenharmony_ci maxItems: 1 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci clock-names: 3562306a36Sopenharmony_ci items: 3662306a36Sopenharmony_ci - const: nvenc 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci resets: 3962306a36Sopenharmony_ci maxItems: 1 4062306a36Sopenharmony_ci 4162306a36Sopenharmony_ci reset-names: 4262306a36Sopenharmony_ci items: 4362306a36Sopenharmony_ci - const: nvenc 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci power-domains: 4662306a36Sopenharmony_ci maxItems: 1 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_ci iommus: 4962306a36Sopenharmony_ci maxItems: 1 5062306a36Sopenharmony_ci 5162306a36Sopenharmony_ci dma-coherent: true 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci interconnects: 5462306a36Sopenharmony_ci minItems: 2 5562306a36Sopenharmony_ci maxItems: 3 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci interconnect-names: 5862306a36Sopenharmony_ci minItems: 2 5962306a36Sopenharmony_ci maxItems: 3 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci nvidia,host1x-class: 6262306a36Sopenharmony_ci description: | 6362306a36Sopenharmony_ci Host1x class of the engine, used to specify the targeted engine 6462306a36Sopenharmony_ci when programming the engine through Host1x channels or when 6562306a36Sopenharmony_ci configuring engine-specific behavior in Host1x. 6662306a36Sopenharmony_ci default: 0x21 6762306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_cirequired: 7062306a36Sopenharmony_ci - compatible 7162306a36Sopenharmony_ci - reg 7262306a36Sopenharmony_ci - clocks 7362306a36Sopenharmony_ci - clock-names 7462306a36Sopenharmony_ci - resets 7562306a36Sopenharmony_ci - reset-names 7662306a36Sopenharmony_ci - power-domains 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ciallOf: 7962306a36Sopenharmony_ci - if: 8062306a36Sopenharmony_ci properties: 8162306a36Sopenharmony_ci compatible: 8262306a36Sopenharmony_ci enum: 8362306a36Sopenharmony_ci - nvidia,tegra210-nvenc 8462306a36Sopenharmony_ci - nvidia,tegra186-nvenc 8562306a36Sopenharmony_ci then: 8662306a36Sopenharmony_ci properties: 8762306a36Sopenharmony_ci interconnects: 8862306a36Sopenharmony_ci items: 8962306a36Sopenharmony_ci - description: DMA read memory client 9062306a36Sopenharmony_ci - description: DMA write memory client 9162306a36Sopenharmony_ci interconnect-names: 9262306a36Sopenharmony_ci items: 9362306a36Sopenharmony_ci - const: dma-mem 9462306a36Sopenharmony_ci - const: write 9562306a36Sopenharmony_ci - if: 9662306a36Sopenharmony_ci properties: 9762306a36Sopenharmony_ci compatible: 9862306a36Sopenharmony_ci enum: 9962306a36Sopenharmony_ci - nvidia,tegra194-nvenc 10062306a36Sopenharmony_ci then: 10162306a36Sopenharmony_ci properties: 10262306a36Sopenharmony_ci interconnects: 10362306a36Sopenharmony_ci items: 10462306a36Sopenharmony_ci - description: DMA read memory client 10562306a36Sopenharmony_ci - description: DMA read 2 memory client 10662306a36Sopenharmony_ci - description: DMA write memory client 10762306a36Sopenharmony_ci interconnect-names: 10862306a36Sopenharmony_ci items: 10962306a36Sopenharmony_ci - const: dma-mem 11062306a36Sopenharmony_ci - const: read-1 11162306a36Sopenharmony_ci - const: write 11262306a36Sopenharmony_ci 11362306a36Sopenharmony_ciadditionalProperties: false 11462306a36Sopenharmony_ci 11562306a36Sopenharmony_ciexamples: 11662306a36Sopenharmony_ci - | 11762306a36Sopenharmony_ci #include <dt-bindings/clock/tegra186-clock.h> 11862306a36Sopenharmony_ci #include <dt-bindings/memory/tegra186-mc.h> 11962306a36Sopenharmony_ci #include <dt-bindings/power/tegra186-powergate.h> 12062306a36Sopenharmony_ci #include <dt-bindings/reset/tegra186-reset.h> 12162306a36Sopenharmony_ci 12262306a36Sopenharmony_ci nvenc@154c0000 { 12362306a36Sopenharmony_ci compatible = "nvidia,tegra186-nvenc"; 12462306a36Sopenharmony_ci reg = <0x154c0000 0x40000>; 12562306a36Sopenharmony_ci clocks = <&bpmp TEGRA186_CLK_NVENC>; 12662306a36Sopenharmony_ci clock-names = "nvenc"; 12762306a36Sopenharmony_ci resets = <&bpmp TEGRA186_RESET_NVENC>; 12862306a36Sopenharmony_ci reset-names = "nvenc"; 12962306a36Sopenharmony_ci 13062306a36Sopenharmony_ci power-domains = <&bpmp TEGRA186_POWER_DOMAIN_MPE>; 13162306a36Sopenharmony_ci interconnects = <&mc TEGRA186_MEMORY_CLIENT_NVENCSRD &emc>, 13262306a36Sopenharmony_ci <&mc TEGRA186_MEMORY_CLIENT_NVENCSWR &emc>; 13362306a36Sopenharmony_ci interconnect-names = "dma-mem", "write"; 13462306a36Sopenharmony_ci iommus = <&smmu TEGRA186_SID_NVENC>; 13562306a36Sopenharmony_ci }; 136