162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/gpu/host1x/nvidia,tegra210-nvdec.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: NVIDIA Tegra NVDEC
862306a36Sopenharmony_ci
962306a36Sopenharmony_cidescription: |
1062306a36Sopenharmony_ci  NVDEC is the hardware video decoder present on NVIDIA Tegra210
1162306a36Sopenharmony_ci  and newer chips. It is located on the Host1x bus and typically
1262306a36Sopenharmony_ci  programmed through Host1x channels.
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_cimaintainers:
1562306a36Sopenharmony_ci  - Thierry Reding <treding@gmail.com>
1662306a36Sopenharmony_ci  - Mikko Perttunen <mperttunen@nvidia.com>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ciproperties:
1962306a36Sopenharmony_ci  $nodename:
2062306a36Sopenharmony_ci    pattern: "^nvdec@[0-9a-f]*$"
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci  compatible:
2362306a36Sopenharmony_ci    enum:
2462306a36Sopenharmony_ci      - nvidia,tegra210-nvdec
2562306a36Sopenharmony_ci      - nvidia,tegra186-nvdec
2662306a36Sopenharmony_ci      - nvidia,tegra194-nvdec
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci  reg:
2962306a36Sopenharmony_ci    maxItems: 1
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci  clocks:
3262306a36Sopenharmony_ci    maxItems: 1
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci  clock-names:
3562306a36Sopenharmony_ci    items:
3662306a36Sopenharmony_ci      - const: nvdec
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci  resets:
3962306a36Sopenharmony_ci    maxItems: 1
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci  reset-names:
4262306a36Sopenharmony_ci    items:
4362306a36Sopenharmony_ci      - const: nvdec
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ci  power-domains:
4662306a36Sopenharmony_ci    maxItems: 1
4762306a36Sopenharmony_ci
4862306a36Sopenharmony_ci  iommus:
4962306a36Sopenharmony_ci    maxItems: 1
5062306a36Sopenharmony_ci
5162306a36Sopenharmony_ci  dma-coherent: true
5262306a36Sopenharmony_ci
5362306a36Sopenharmony_ci  interconnects:
5462306a36Sopenharmony_ci    items:
5562306a36Sopenharmony_ci      - description: DMA read memory client
5662306a36Sopenharmony_ci      - description: DMA read 2 memory client
5762306a36Sopenharmony_ci      - description: DMA write memory client
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci  interconnect-names:
6062306a36Sopenharmony_ci    items:
6162306a36Sopenharmony_ci      - const: dma-mem
6262306a36Sopenharmony_ci      - const: read-1
6362306a36Sopenharmony_ci      - const: write
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci  nvidia,host1x-class:
6662306a36Sopenharmony_ci    description: |
6762306a36Sopenharmony_ci      Host1x class of the engine, used to specify the targeted engine
6862306a36Sopenharmony_ci      when programming the engine through Host1x channels or when
6962306a36Sopenharmony_ci      configuring engine-specific behavior in Host1x.
7062306a36Sopenharmony_ci    default: 0xf0
7162306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/uint32
7262306a36Sopenharmony_ci
7362306a36Sopenharmony_cirequired:
7462306a36Sopenharmony_ci  - compatible
7562306a36Sopenharmony_ci  - reg
7662306a36Sopenharmony_ci  - clocks
7762306a36Sopenharmony_ci  - clock-names
7862306a36Sopenharmony_ci  - resets
7962306a36Sopenharmony_ci  - reset-names
8062306a36Sopenharmony_ci  - power-domains
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ciadditionalProperties: false
8362306a36Sopenharmony_ci
8462306a36Sopenharmony_ciexamples:
8562306a36Sopenharmony_ci  - |
8662306a36Sopenharmony_ci    #include <dt-bindings/clock/tegra186-clock.h>
8762306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
8862306a36Sopenharmony_ci    #include <dt-bindings/memory/tegra186-mc.h>
8962306a36Sopenharmony_ci    #include <dt-bindings/power/tegra186-powergate.h>
9062306a36Sopenharmony_ci    #include <dt-bindings/reset/tegra186-reset.h>
9162306a36Sopenharmony_ci
9262306a36Sopenharmony_ci    nvdec@15480000 {
9362306a36Sopenharmony_ci            compatible = "nvidia,tegra186-nvdec";
9462306a36Sopenharmony_ci            reg = <0x15480000 0x40000>;
9562306a36Sopenharmony_ci            clocks = <&bpmp TEGRA186_CLK_NVDEC>;
9662306a36Sopenharmony_ci            clock-names = "nvdec";
9762306a36Sopenharmony_ci            resets = <&bpmp TEGRA186_RESET_NVDEC>;
9862306a36Sopenharmony_ci            reset-names = "nvdec";
9962306a36Sopenharmony_ci
10062306a36Sopenharmony_ci            power-domains = <&bpmp TEGRA186_POWER_DOMAIN_NVDEC>;
10162306a36Sopenharmony_ci            interconnects = <&mc TEGRA186_MEMORY_CLIENT_NVDECSRD &emc>,
10262306a36Sopenharmony_ci                            <&mc TEGRA186_MEMORY_CLIENT_NVDECSRD1 &emc>,
10362306a36Sopenharmony_ci                            <&mc TEGRA186_MEMORY_CLIENT_NVDECSWR &emc>;
10462306a36Sopenharmony_ci            interconnect-names = "dma-mem", "read-1", "write";
10562306a36Sopenharmony_ci            iommus = <&smmu TEGRA186_SID_NVDEC>;
10662306a36Sopenharmony_ci    };
107