162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci# Copyright 2022 Unisoc Inc.
362306a36Sopenharmony_ci%YAML 1.2
462306a36Sopenharmony_ci---
562306a36Sopenharmony_ci$id: http://devicetree.org/schemas/gpio/sprd,gpio.yaml#
662306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
762306a36Sopenharmony_ci
862306a36Sopenharmony_cititle: Unisoc GPIO controller
962306a36Sopenharmony_ci
1062306a36Sopenharmony_cimaintainers:
1162306a36Sopenharmony_ci  - Orson Zhai <orsonzhai@gmail.com>
1262306a36Sopenharmony_ci  - Baolin Wang <baolin.wang7@gmail.com>
1362306a36Sopenharmony_ci  - Chunyan Zhang <zhang.lyra@gmail.com>
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_cidescription: |
1662306a36Sopenharmony_ci  The controller's registers are organized as sets of sixteen 16-bit
1762306a36Sopenharmony_ci  registers with each set controlling a bank of up to 16 pins. A single
1862306a36Sopenharmony_ci  interrupt is shared for all of the banks handled by the controller.
1962306a36Sopenharmony_ci
2062306a36Sopenharmony_ciproperties:
2162306a36Sopenharmony_ci  compatible:
2262306a36Sopenharmony_ci    oneOf:
2362306a36Sopenharmony_ci      - const: sprd,sc9860-gpio
2462306a36Sopenharmony_ci      - items:
2562306a36Sopenharmony_ci          - enum:
2662306a36Sopenharmony_ci              - sprd,ums512-gpio
2762306a36Sopenharmony_ci          - const: sprd,sc9860-gpio
2862306a36Sopenharmony_ci
2962306a36Sopenharmony_ci  reg:
3062306a36Sopenharmony_ci    maxItems: 1
3162306a36Sopenharmony_ci
3262306a36Sopenharmony_ci  gpio-controller: true
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci  "#gpio-cells":
3562306a36Sopenharmony_ci    const: 2
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci  interrupt-controller: true
3862306a36Sopenharmony_ci
3962306a36Sopenharmony_ci  "#interrupt-cells":
4062306a36Sopenharmony_ci    const: 2
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci  interrupts:
4362306a36Sopenharmony_ci    maxItems: 1
4462306a36Sopenharmony_ci    description: The interrupt shared by all GPIO lines for this controller.
4562306a36Sopenharmony_ci
4662306a36Sopenharmony_cirequired:
4762306a36Sopenharmony_ci  - compatible
4862306a36Sopenharmony_ci  - reg
4962306a36Sopenharmony_ci  - gpio-controller
5062306a36Sopenharmony_ci  - "#gpio-cells"
5162306a36Sopenharmony_ci  - interrupt-controller
5262306a36Sopenharmony_ci  - "#interrupt-cells"
5362306a36Sopenharmony_ci  - interrupts
5462306a36Sopenharmony_ci
5562306a36Sopenharmony_ciadditionalProperties: false
5662306a36Sopenharmony_ci
5762306a36Sopenharmony_ciexamples:
5862306a36Sopenharmony_ci  - |
5962306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
6062306a36Sopenharmony_ci
6162306a36Sopenharmony_ci    soc {
6262306a36Sopenharmony_ci        #address-cells = <2>;
6362306a36Sopenharmony_ci        #size-cells = <2>;
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci        ap_gpio: gpio@40280000 {
6662306a36Sopenharmony_ci            compatible = "sprd,sc9860-gpio";
6762306a36Sopenharmony_ci            reg = <0 0x40280000 0 0x1000>;
6862306a36Sopenharmony_ci            gpio-controller;
6962306a36Sopenharmony_ci            #gpio-cells = <2>;
7062306a36Sopenharmony_ci            interrupt-controller;
7162306a36Sopenharmony_ci            #interrupt-cells = <2>;
7262306a36Sopenharmony_ci            interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
7362306a36Sopenharmony_ci        };
7462306a36Sopenharmony_ci    };
7562306a36Sopenharmony_ci...
76