162306a36Sopenharmony_ci* General Purpose Input Output (GPIO) bus.
262306a36Sopenharmony_ci
362306a36Sopenharmony_ciProperties:
462306a36Sopenharmony_ci- compatible: "cavium,octeon-3860-gpio"
562306a36Sopenharmony_ci
662306a36Sopenharmony_ci  Compatibility with all cn3XXX, cn5XXX and cn6XXX SOCs.
762306a36Sopenharmony_ci
862306a36Sopenharmony_ci- reg: The base address of the GPIO unit's register bank.
962306a36Sopenharmony_ci
1062306a36Sopenharmony_ci- gpio-controller: This is a GPIO controller.
1162306a36Sopenharmony_ci
1262306a36Sopenharmony_ci- #gpio-cells: Must be <2>.  The first cell is the GPIO pin.
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_ci- interrupt-controller: The GPIO controller is also an interrupt
1562306a36Sopenharmony_ci  controller, many of its pins may be configured as an interrupt
1662306a36Sopenharmony_ci  source.
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ci- #interrupt-cells: Must be <2>.  The first cell is the GPIO pin
1962306a36Sopenharmony_ci   connected to the interrupt source.  The second cell is the interrupt
2062306a36Sopenharmony_ci   triggering protocol and may have one of four values:
2162306a36Sopenharmony_ci   1 - edge triggered on the rising edge.
2262306a36Sopenharmony_ci   2 - edge triggered on the falling edge
2362306a36Sopenharmony_ci   4 - level triggered active high.
2462306a36Sopenharmony_ci   8 - level triggered active low.
2562306a36Sopenharmony_ci
2662306a36Sopenharmony_ci- interrupts: Interrupt routing for each pin.
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ciExample:
2962306a36Sopenharmony_ci
3062306a36Sopenharmony_ci	gpio-controller@1070000000800 {
3162306a36Sopenharmony_ci		#gpio-cells = <2>;
3262306a36Sopenharmony_ci		compatible = "cavium,octeon-3860-gpio";
3362306a36Sopenharmony_ci		reg = <0x10700 0x00000800 0x0 0x100>;
3462306a36Sopenharmony_ci		gpio-controller;
3562306a36Sopenharmony_ci		/* Interrupts are specified by two parts:
3662306a36Sopenharmony_ci		 * 1) GPIO pin number (0..15)
3762306a36Sopenharmony_ci		 * 2) Triggering (1 - edge rising
3862306a36Sopenharmony_ci		 *		  2 - edge falling
3962306a36Sopenharmony_ci		 *		  4 - level active high
4062306a36Sopenharmony_ci		 *		  8 - level active low)
4162306a36Sopenharmony_ci		 */
4262306a36Sopenharmony_ci		interrupt-controller;
4362306a36Sopenharmony_ci		#interrupt-cells = <2>;
4462306a36Sopenharmony_ci		/* The GPIO pin connect to 16 consecutive CUI bits */
4562306a36Sopenharmony_ci		interrupts = <0 16>, <0 17>, <0 18>, <0 19>,
4662306a36Sopenharmony_ci			     <0 20>, <0 21>, <0 22>, <0 23>,
4762306a36Sopenharmony_ci			     <0 24>, <0 25>, <0 26>, <0 27>,
4862306a36Sopenharmony_ci			     <0 28>, <0 29>, <0 30>, <0 31>;
4962306a36Sopenharmony_ci	};
50