162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/dma/xilinx/xlnx,zynqmp-dpdma.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: Xilinx ZynqMP DisplayPort DMA Controller
862306a36Sopenharmony_ci
962306a36Sopenharmony_cidescription: |
1062306a36Sopenharmony_ci  These bindings describe the DMA engine included in the Xilinx ZynqMP
1162306a36Sopenharmony_ci  DisplayPort Subsystem. The DMA engine supports up to 6 DMA channels (3
1262306a36Sopenharmony_ci  channels for a video stream, 1 channel for a graphics stream, and 2 channels
1362306a36Sopenharmony_ci  for an audio stream).
1462306a36Sopenharmony_ci
1562306a36Sopenharmony_cimaintainers:
1662306a36Sopenharmony_ci  - Laurent Pinchart <laurent.pinchart@ideasonboard.com>
1762306a36Sopenharmony_ci
1862306a36Sopenharmony_ciallOf:
1962306a36Sopenharmony_ci  - $ref: ../dma-controller.yaml#
2062306a36Sopenharmony_ci
2162306a36Sopenharmony_ciproperties:
2262306a36Sopenharmony_ci  "#dma-cells":
2362306a36Sopenharmony_ci    const: 1
2462306a36Sopenharmony_ci    description: |
2562306a36Sopenharmony_ci      The cell is the DMA channel ID (see dt-bindings/dma/xlnx-zynqmp-dpdma.h
2662306a36Sopenharmony_ci      for a list of channel IDs).
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci  compatible:
2962306a36Sopenharmony_ci    const: xlnx,zynqmp-dpdma
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci  reg:
3262306a36Sopenharmony_ci    maxItems: 1
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci  interrupts:
3562306a36Sopenharmony_ci    maxItems: 1
3662306a36Sopenharmony_ci
3762306a36Sopenharmony_ci  clocks:
3862306a36Sopenharmony_ci    description: The AXI clock
3962306a36Sopenharmony_ci    maxItems: 1
4062306a36Sopenharmony_ci
4162306a36Sopenharmony_ci  clock-names:
4262306a36Sopenharmony_ci    const: axi_clk
4362306a36Sopenharmony_ci
4462306a36Sopenharmony_ci  power-domains:
4562306a36Sopenharmony_ci    maxItems: 1
4662306a36Sopenharmony_ci
4762306a36Sopenharmony_cirequired:
4862306a36Sopenharmony_ci  - "#dma-cells"
4962306a36Sopenharmony_ci  - compatible
5062306a36Sopenharmony_ci  - reg
5162306a36Sopenharmony_ci  - interrupts
5262306a36Sopenharmony_ci  - clocks
5362306a36Sopenharmony_ci  - clock-names
5462306a36Sopenharmony_ci  - power-domains
5562306a36Sopenharmony_ci
5662306a36Sopenharmony_ciadditionalProperties: false
5762306a36Sopenharmony_ci
5862306a36Sopenharmony_ciexamples:
5962306a36Sopenharmony_ci  - |
6062306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
6162306a36Sopenharmony_ci    #include <dt-bindings/power/xlnx-zynqmp-power.h>
6262306a36Sopenharmony_ci
6362306a36Sopenharmony_ci    dma: dma-controller@fd4c0000 {
6462306a36Sopenharmony_ci      compatible = "xlnx,zynqmp-dpdma";
6562306a36Sopenharmony_ci      reg = <0xfd4c0000 0x1000>;
6662306a36Sopenharmony_ci      interrupts = <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
6762306a36Sopenharmony_ci      interrupt-parent = <&gic>;
6862306a36Sopenharmony_ci      clocks = <&dpdma_clk>;
6962306a36Sopenharmony_ci      clock-names = "axi_clk";
7062306a36Sopenharmony_ci      #dma-cells = <1>;
7162306a36Sopenharmony_ci      power-domains = <&zynqmp_firmware PD_DP>;
7262306a36Sopenharmony_ci    };
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci...
75