162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/dma/xilinx/xlnx,zynqmp-dma-1.0.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Xilinx ZynqMP DMA Engine 862306a36Sopenharmony_ci 962306a36Sopenharmony_cidescription: | 1062306a36Sopenharmony_ci The Xilinx ZynqMP DMA engine supports memory to memory transfers, 1162306a36Sopenharmony_ci memory to device and device to memory transfers. It also has flow 1262306a36Sopenharmony_ci control and rate control support for slave/peripheral dma access. 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_cimaintainers: 1562306a36Sopenharmony_ci - Michael Tretter <m.tretter@pengutronix.de> 1662306a36Sopenharmony_ci - Harini Katakam <harini.katakam@amd.com> 1762306a36Sopenharmony_ci - Radhey Shyam Pandey <radhey.shyam.pandey@amd.com> 1862306a36Sopenharmony_ci 1962306a36Sopenharmony_ciallOf: 2062306a36Sopenharmony_ci - $ref: ../dma-controller.yaml# 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ciproperties: 2362306a36Sopenharmony_ci "#dma-cells": 2462306a36Sopenharmony_ci const: 1 2562306a36Sopenharmony_ci 2662306a36Sopenharmony_ci compatible: 2762306a36Sopenharmony_ci const: xlnx,zynqmp-dma-1.0 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci reg: 3062306a36Sopenharmony_ci description: memory map for gdma/adma module access 3162306a36Sopenharmony_ci maxItems: 1 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci interrupts: 3462306a36Sopenharmony_ci description: DMA channel interrupt 3562306a36Sopenharmony_ci maxItems: 1 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci clocks: 3862306a36Sopenharmony_ci description: input clocks 3962306a36Sopenharmony_ci minItems: 2 4062306a36Sopenharmony_ci maxItems: 2 4162306a36Sopenharmony_ci 4262306a36Sopenharmony_ci clock-names: 4362306a36Sopenharmony_ci items: 4462306a36Sopenharmony_ci - const: clk_main 4562306a36Sopenharmony_ci - const: clk_apb 4662306a36Sopenharmony_ci 4762306a36Sopenharmony_ci xlnx,bus-width: 4862306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32 4962306a36Sopenharmony_ci enum: 5062306a36Sopenharmony_ci - 64 5162306a36Sopenharmony_ci - 128 5262306a36Sopenharmony_ci description: AXI bus width in bits 5362306a36Sopenharmony_ci 5462306a36Sopenharmony_ci iommus: 5562306a36Sopenharmony_ci maxItems: 1 5662306a36Sopenharmony_ci 5762306a36Sopenharmony_ci power-domains: 5862306a36Sopenharmony_ci maxItems: 1 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci dma-coherent: 6162306a36Sopenharmony_ci description: present if dma operations are coherent 6262306a36Sopenharmony_ci 6362306a36Sopenharmony_cirequired: 6462306a36Sopenharmony_ci - "#dma-cells" 6562306a36Sopenharmony_ci - compatible 6662306a36Sopenharmony_ci - reg 6762306a36Sopenharmony_ci - interrupts 6862306a36Sopenharmony_ci - clocks 6962306a36Sopenharmony_ci - clock-names 7062306a36Sopenharmony_ci - xlnx,bus-width 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ciadditionalProperties: false 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ciexamples: 7562306a36Sopenharmony_ci - | 7662306a36Sopenharmony_ci #include <dt-bindings/clock/xlnx-zynqmp-clk.h> 7762306a36Sopenharmony_ci 7862306a36Sopenharmony_ci fpd_dma_chan1: dma-controller@fd500000 { 7962306a36Sopenharmony_ci compatible = "xlnx,zynqmp-dma-1.0"; 8062306a36Sopenharmony_ci reg = <0xfd500000 0x1000>; 8162306a36Sopenharmony_ci interrupt-parent = <&gic>; 8262306a36Sopenharmony_ci interrupts = <0 117 0x4>; 8362306a36Sopenharmony_ci #dma-cells = <1>; 8462306a36Sopenharmony_ci clock-names = "clk_main", "clk_apb"; 8562306a36Sopenharmony_ci clocks = <&zynqmp_clk GDMA_REF>, <&zynqmp_clk LPD_LSBUS>; 8662306a36Sopenharmony_ci xlnx,bus-width = <128>; 8762306a36Sopenharmony_ci dma-coherent; 8862306a36Sopenharmony_ci }; 89