162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci# Copyright (C) 2019 Texas Instruments Incorporated
362306a36Sopenharmony_ci# Author: Peter Ujfalusi <peter.ujfalusi@ti.com>
462306a36Sopenharmony_ci%YAML 1.2
562306a36Sopenharmony_ci---
662306a36Sopenharmony_ci$id: http://devicetree.org/schemas/dma/ti/k3-udma.yaml#
762306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
862306a36Sopenharmony_ci
962306a36Sopenharmony_cititle: Texas Instruments K3 NAVSS Unified DMA
1062306a36Sopenharmony_ci
1162306a36Sopenharmony_cimaintainers:
1262306a36Sopenharmony_ci  - Peter Ujfalusi <peter.ujfalusi@gmail.com>
1362306a36Sopenharmony_ci
1462306a36Sopenharmony_cidescription: |
1562306a36Sopenharmony_ci  The UDMA-P is intended to perform similar (but significantly upgraded)
1662306a36Sopenharmony_ci  functions as the packet-oriented DMA used on previous SoC devices. The UDMA-P
1762306a36Sopenharmony_ci  module supports the transmission and reception of various packet types.
1862306a36Sopenharmony_ci  The UDMA-P architecture facilitates the segmentation and reassembly of SoC DMA
1962306a36Sopenharmony_ci  data structure compliant packets to/from smaller data blocks that are natively
2062306a36Sopenharmony_ci  compatible with the specific requirements of each connected peripheral.
2162306a36Sopenharmony_ci  Multiple Tx and Rx channels are provided within the DMA which allow multiple
2262306a36Sopenharmony_ci  segmentation or reassembly operations to be ongoing. The DMA controller
2362306a36Sopenharmony_ci  maintains state information for each of the channels which allows packet
2462306a36Sopenharmony_ci  segmentation and reassembly operations to be time division multiplexed between
2562306a36Sopenharmony_ci  channels in order to share the underlying DMA hardware. An external DMA
2662306a36Sopenharmony_ci  scheduler is used to control the ordering and rate at which this multiplexing
2762306a36Sopenharmony_ci  occurs for Transmit operations. The ordering and rate of Receive operations
2862306a36Sopenharmony_ci  is indirectly controlled by the order in which blocks are pushed into the DMA
2962306a36Sopenharmony_ci  on the Rx PSI-L interface.
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci  The UDMA-P also supports acting as both a UTC and UDMA-C for its internal
3262306a36Sopenharmony_ci  channels. Channels in the UDMA-P can be configured to be either Packet-Based
3362306a36Sopenharmony_ci  or Third-Party channels on a channel by channel basis.
3462306a36Sopenharmony_ci
3562306a36Sopenharmony_ci  All transfers within NAVSS is done between PSI-L source and destination
3662306a36Sopenharmony_ci  threads.
3762306a36Sopenharmony_ci  The peripherals serviced by UDMA can be PSI-L native (sa2ul, cpsw, etc) or
3862306a36Sopenharmony_ci  legacy, non PSI-L native peripherals. In the later case a special, small PDMA
3962306a36Sopenharmony_ci  is tasked to act as a bridge between the PSI-L fabric and the legacy
4062306a36Sopenharmony_ci  peripheral.
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci  PDMAs can be configured via UDMAP peer registers to match with the
4362306a36Sopenharmony_ci  configuration of the legacy peripheral.
4462306a36Sopenharmony_ci
4562306a36Sopenharmony_ciallOf:
4662306a36Sopenharmony_ci  - $ref: ../dma-controller.yaml#
4762306a36Sopenharmony_ci  - $ref: /schemas/arm/keystone/ti,k3-sci-common.yaml#
4862306a36Sopenharmony_ci
4962306a36Sopenharmony_ciproperties:
5062306a36Sopenharmony_ci  "#dma-cells":
5162306a36Sopenharmony_ci    minimum: 1
5262306a36Sopenharmony_ci    maximum: 2
5362306a36Sopenharmony_ci    description: |
5462306a36Sopenharmony_ci      The cell is the PSI-L  thread ID of the remote (to UDMAP) end.
5562306a36Sopenharmony_ci      Valid ranges for thread ID depends on the data movement direction:
5662306a36Sopenharmony_ci      for source thread IDs (rx): 0 - 0x7fff
5762306a36Sopenharmony_ci      for destination thread IDs (tx): 0x8000 - 0xffff
5862306a36Sopenharmony_ci
5962306a36Sopenharmony_ci      Please refer to the device documentation for the PSI-L thread map and also
6062306a36Sopenharmony_ci      the PSI-L peripheral chapter for the correct thread ID.
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci      When #dma-cells is 2, the second parameter is the channel ATYPE.
6362306a36Sopenharmony_ci
6462306a36Sopenharmony_ci  compatible:
6562306a36Sopenharmony_ci    enum:
6662306a36Sopenharmony_ci      - ti,am654-navss-main-udmap
6762306a36Sopenharmony_ci      - ti,am654-navss-mcu-udmap
6862306a36Sopenharmony_ci      - ti,j721e-navss-main-udmap
6962306a36Sopenharmony_ci      - ti,j721e-navss-mcu-udmap
7062306a36Sopenharmony_ci
7162306a36Sopenharmony_ci  reg:
7262306a36Sopenharmony_ci    maxItems: 3
7362306a36Sopenharmony_ci
7462306a36Sopenharmony_ci  reg-names:
7562306a36Sopenharmony_ci    items:
7662306a36Sopenharmony_ci      - const: gcfg
7762306a36Sopenharmony_ci      - const: rchanrt
7862306a36Sopenharmony_ci      - const: tchanrt
7962306a36Sopenharmony_ci
8062306a36Sopenharmony_ci  msi-parent: true
8162306a36Sopenharmony_ci
8262306a36Sopenharmony_ci  ti,ringacc:
8362306a36Sopenharmony_ci    description: phandle to the ring accelerator node
8462306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/phandle
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci  ti,sci-rm-range-tchan:
8762306a36Sopenharmony_ci    description: |
8862306a36Sopenharmony_ci      Array of UDMA tchan resource subtypes for resource allocation for this
8962306a36Sopenharmony_ci      host
9062306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/uint32-array
9162306a36Sopenharmony_ci    minItems: 1
9262306a36Sopenharmony_ci    # Should be enough
9362306a36Sopenharmony_ci    maxItems: 255
9462306a36Sopenharmony_ci
9562306a36Sopenharmony_ci  ti,sci-rm-range-rchan:
9662306a36Sopenharmony_ci    description: |
9762306a36Sopenharmony_ci      Array of UDMA rchan resource subtypes for resource allocation for this
9862306a36Sopenharmony_ci      host
9962306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/uint32-array
10062306a36Sopenharmony_ci    minItems: 1
10162306a36Sopenharmony_ci    # Should be enough
10262306a36Sopenharmony_ci    maxItems: 255
10362306a36Sopenharmony_ci
10462306a36Sopenharmony_ci  ti,sci-rm-range-rflow:
10562306a36Sopenharmony_ci    description: |
10662306a36Sopenharmony_ci      Array of UDMA rflow resource subtypes for resource allocation for this
10762306a36Sopenharmony_ci      host
10862306a36Sopenharmony_ci    $ref: /schemas/types.yaml#/definitions/uint32-array
10962306a36Sopenharmony_ci    minItems: 1
11062306a36Sopenharmony_ci    # Should be enough
11162306a36Sopenharmony_ci    maxItems: 255
11262306a36Sopenharmony_ci
11362306a36Sopenharmony_cirequired:
11462306a36Sopenharmony_ci  - compatible
11562306a36Sopenharmony_ci  - "#dma-cells"
11662306a36Sopenharmony_ci  - reg
11762306a36Sopenharmony_ci  - reg-names
11862306a36Sopenharmony_ci  - msi-parent
11962306a36Sopenharmony_ci  - ti,sci
12062306a36Sopenharmony_ci  - ti,sci-dev-id
12162306a36Sopenharmony_ci  - ti,ringacc
12262306a36Sopenharmony_ci  - ti,sci-rm-range-tchan
12362306a36Sopenharmony_ci  - ti,sci-rm-range-rchan
12462306a36Sopenharmony_ci  - ti,sci-rm-range-rflow
12562306a36Sopenharmony_ci
12662306a36Sopenharmony_ciif:
12762306a36Sopenharmony_ci  properties:
12862306a36Sopenharmony_ci    "#dma-cells":
12962306a36Sopenharmony_ci      const: 2
13062306a36Sopenharmony_cithen:
13162306a36Sopenharmony_ci  properties:
13262306a36Sopenharmony_ci    ti,udma-atype:
13362306a36Sopenharmony_ci      description: ATYPE value which should be used by non slave channels
13462306a36Sopenharmony_ci      $ref: /schemas/types.yaml#/definitions/uint32
13562306a36Sopenharmony_ci
13662306a36Sopenharmony_ci  required:
13762306a36Sopenharmony_ci    - ti,udma-atype
13862306a36Sopenharmony_ci
13962306a36Sopenharmony_ciunevaluatedProperties: false
14062306a36Sopenharmony_ci
14162306a36Sopenharmony_ciexamples:
14262306a36Sopenharmony_ci  - |+
14362306a36Sopenharmony_ci    cbass_main {
14462306a36Sopenharmony_ci        #address-cells = <2>;
14562306a36Sopenharmony_ci        #size-cells = <2>;
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci        cbass_main_navss: navss@30800000 {
14862306a36Sopenharmony_ci            compatible = "simple-mfd";
14962306a36Sopenharmony_ci            #address-cells = <2>;
15062306a36Sopenharmony_ci            #size-cells = <2>;
15162306a36Sopenharmony_ci            dma-coherent;
15262306a36Sopenharmony_ci            dma-ranges;
15362306a36Sopenharmony_ci            ranges = <0x0 0x30800000 0x0 0x30800000 0x0 0x05000000>;
15462306a36Sopenharmony_ci
15562306a36Sopenharmony_ci            ti,sci-dev-id = <118>;
15662306a36Sopenharmony_ci
15762306a36Sopenharmony_ci            main_udmap: dma-controller@31150000 {
15862306a36Sopenharmony_ci                compatible = "ti,am654-navss-main-udmap";
15962306a36Sopenharmony_ci                reg = <0x0 0x31150000 0x0 0x100>,
16062306a36Sopenharmony_ci                      <0x0 0x34000000 0x0 0x100000>,
16162306a36Sopenharmony_ci                      <0x0 0x35000000 0x0 0x100000>;
16262306a36Sopenharmony_ci                reg-names = "gcfg", "rchanrt", "tchanrt";
16362306a36Sopenharmony_ci                #dma-cells = <1>;
16462306a36Sopenharmony_ci
16562306a36Sopenharmony_ci                ti,ringacc = <&ringacc>;
16662306a36Sopenharmony_ci
16762306a36Sopenharmony_ci                msi-parent = <&inta_main_udmass>;
16862306a36Sopenharmony_ci
16962306a36Sopenharmony_ci                ti,sci = <&dmsc>;
17062306a36Sopenharmony_ci                ti,sci-dev-id = <188>;
17162306a36Sopenharmony_ci
17262306a36Sopenharmony_ci                ti,sci-rm-range-tchan = <0x1>, /* TX_HCHAN */
17362306a36Sopenharmony_ci                                        <0x2>; /* TX_CHAN */
17462306a36Sopenharmony_ci                ti,sci-rm-range-rchan = <0x4>, /* RX_HCHAN */
17562306a36Sopenharmony_ci                                        <0x5>; /* RX_CHAN */
17662306a36Sopenharmony_ci                ti,sci-rm-range-rflow = <0x6>; /* GP RFLOW */
17762306a36Sopenharmony_ci            };
17862306a36Sopenharmony_ci        };
17962306a36Sopenharmony_ci    };
180