162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
262306a36Sopenharmony_ci%YAML 1.2
362306a36Sopenharmony_ci---
462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/display/tegra/nvidia,tegra186-display.yaml#
562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml#
662306a36Sopenharmony_ci
762306a36Sopenharmony_cititle: NVIDIA Tegra186 (and later) Display Hub
862306a36Sopenharmony_ci
962306a36Sopenharmony_cimaintainers:
1062306a36Sopenharmony_ci  - Thierry Reding <thierry.reding@gmail.com>
1162306a36Sopenharmony_ci  - Jon Hunter <jonathanh@nvidia.com>
1262306a36Sopenharmony_ci
1362306a36Sopenharmony_ciproperties:
1462306a36Sopenharmony_ci  $nodename:
1562306a36Sopenharmony_ci    pattern: "^display-hub@[0-9a-f]+$"
1662306a36Sopenharmony_ci
1762306a36Sopenharmony_ci  compatible:
1862306a36Sopenharmony_ci    enum:
1962306a36Sopenharmony_ci      - nvidia,tegra186-display
2062306a36Sopenharmony_ci      - nvidia,tegra194-display
2162306a36Sopenharmony_ci
2262306a36Sopenharmony_ci  '#address-cells':
2362306a36Sopenharmony_ci    enum: [ 1, 2 ]
2462306a36Sopenharmony_ci
2562306a36Sopenharmony_ci  '#size-cells':
2662306a36Sopenharmony_ci    enum: [ 1, 2 ]
2762306a36Sopenharmony_ci
2862306a36Sopenharmony_ci  reg:
2962306a36Sopenharmony_ci    maxItems: 1
3062306a36Sopenharmony_ci
3162306a36Sopenharmony_ci  interrupts:
3262306a36Sopenharmony_ci    maxItems: 1
3362306a36Sopenharmony_ci
3462306a36Sopenharmony_ci  clocks:
3562306a36Sopenharmony_ci    minItems: 2
3662306a36Sopenharmony_ci    maxItems: 3
3762306a36Sopenharmony_ci
3862306a36Sopenharmony_ci  clock-names:
3962306a36Sopenharmony_ci    minItems: 2
4062306a36Sopenharmony_ci    maxItems: 3
4162306a36Sopenharmony_ci
4262306a36Sopenharmony_ci  resets:
4362306a36Sopenharmony_ci    items:
4462306a36Sopenharmony_ci      - description: display hub reset
4562306a36Sopenharmony_ci      - description: window group 0 reset
4662306a36Sopenharmony_ci      - description: window group 1 reset
4762306a36Sopenharmony_ci      - description: window group 2 reset
4862306a36Sopenharmony_ci      - description: window group 3 reset
4962306a36Sopenharmony_ci      - description: window group 4 reset
5062306a36Sopenharmony_ci      - description: window group 5 reset
5162306a36Sopenharmony_ci
5262306a36Sopenharmony_ci  reset-names:
5362306a36Sopenharmony_ci    items:
5462306a36Sopenharmony_ci      - const: misc
5562306a36Sopenharmony_ci      - const: wgrp0
5662306a36Sopenharmony_ci      - const: wgrp1
5762306a36Sopenharmony_ci      - const: wgrp2
5862306a36Sopenharmony_ci      - const: wgrp3
5962306a36Sopenharmony_ci      - const: wgrp4
6062306a36Sopenharmony_ci      - const: wgrp5
6162306a36Sopenharmony_ci
6262306a36Sopenharmony_ci  power-domains:
6362306a36Sopenharmony_ci    maxItems: 1
6462306a36Sopenharmony_ci
6562306a36Sopenharmony_ci  ranges:
6662306a36Sopenharmony_ci    maxItems: 1
6762306a36Sopenharmony_ci
6862306a36Sopenharmony_cipatternProperties:
6962306a36Sopenharmony_ci  "^display@[0-9a-f]+$":
7062306a36Sopenharmony_ci    type: object
7162306a36Sopenharmony_ci
7262306a36Sopenharmony_ciallOf:
7362306a36Sopenharmony_ci  - if:
7462306a36Sopenharmony_ci      properties:
7562306a36Sopenharmony_ci        compatible:
7662306a36Sopenharmony_ci          contains:
7762306a36Sopenharmony_ci            const: nvidia,tegra186-display
7862306a36Sopenharmony_ci    then:
7962306a36Sopenharmony_ci      properties:
8062306a36Sopenharmony_ci        clocks:
8162306a36Sopenharmony_ci          items:
8262306a36Sopenharmony_ci            - description: display core clock
8362306a36Sopenharmony_ci            - description: display stream compression clock
8462306a36Sopenharmony_ci            - description: display hub clock
8562306a36Sopenharmony_ci
8662306a36Sopenharmony_ci        clock-names:
8762306a36Sopenharmony_ci          items:
8862306a36Sopenharmony_ci            - const: disp
8962306a36Sopenharmony_ci            - const: dsc
9062306a36Sopenharmony_ci            - const: hub
9162306a36Sopenharmony_ci    else:
9262306a36Sopenharmony_ci      properties:
9362306a36Sopenharmony_ci        clocks:
9462306a36Sopenharmony_ci          items:
9562306a36Sopenharmony_ci            - description: display core clock
9662306a36Sopenharmony_ci            - description: display hub clock
9762306a36Sopenharmony_ci
9862306a36Sopenharmony_ci        clock-names:
9962306a36Sopenharmony_ci          items:
10062306a36Sopenharmony_ci            - const: disp
10162306a36Sopenharmony_ci            - const: hub
10262306a36Sopenharmony_ci
10362306a36Sopenharmony_ciadditionalProperties: false
10462306a36Sopenharmony_ci
10562306a36Sopenharmony_cirequired:
10662306a36Sopenharmony_ci  - compatible
10762306a36Sopenharmony_ci  - reg
10862306a36Sopenharmony_ci  - clocks
10962306a36Sopenharmony_ci  - clock-names
11062306a36Sopenharmony_ci  - resets
11162306a36Sopenharmony_ci  - reset-names
11262306a36Sopenharmony_ci  - power-domains
11362306a36Sopenharmony_ci  - "#address-cells"
11462306a36Sopenharmony_ci  - "#size-cells"
11562306a36Sopenharmony_ci  - ranges
11662306a36Sopenharmony_ci
11762306a36Sopenharmony_ciexamples:
11862306a36Sopenharmony_ci  - |
11962306a36Sopenharmony_ci    #include <dt-bindings/clock/tegra186-clock.h>
12062306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
12162306a36Sopenharmony_ci    #include <dt-bindings/memory/tegra186-mc.h>
12262306a36Sopenharmony_ci    #include <dt-bindings/power/tegra186-powergate.h>
12362306a36Sopenharmony_ci    #include <dt-bindings/reset/tegra186-reset.h>
12462306a36Sopenharmony_ci
12562306a36Sopenharmony_ci    display-hub@15200000 {
12662306a36Sopenharmony_ci        compatible = "nvidia,tegra186-display";
12762306a36Sopenharmony_ci        reg = <0x15200000 0x00040000>;
12862306a36Sopenharmony_ci        resets = <&bpmp TEGRA186_RESET_NVDISPLAY0_MISC>,
12962306a36Sopenharmony_ci                 <&bpmp TEGRA186_RESET_NVDISPLAY0_WGRP0>,
13062306a36Sopenharmony_ci                 <&bpmp TEGRA186_RESET_NVDISPLAY0_WGRP1>,
13162306a36Sopenharmony_ci                 <&bpmp TEGRA186_RESET_NVDISPLAY0_WGRP2>,
13262306a36Sopenharmony_ci                 <&bpmp TEGRA186_RESET_NVDISPLAY0_WGRP3>,
13362306a36Sopenharmony_ci                 <&bpmp TEGRA186_RESET_NVDISPLAY0_WGRP4>,
13462306a36Sopenharmony_ci                 <&bpmp TEGRA186_RESET_NVDISPLAY0_WGRP5>;
13562306a36Sopenharmony_ci        reset-names = "misc", "wgrp0", "wgrp1", "wgrp2",
13662306a36Sopenharmony_ci                      "wgrp3", "wgrp4", "wgrp5";
13762306a36Sopenharmony_ci        clocks = <&bpmp TEGRA186_CLK_NVDISPLAY_DISP>,
13862306a36Sopenharmony_ci                 <&bpmp TEGRA186_CLK_NVDISPLAY_DSC>,
13962306a36Sopenharmony_ci                 <&bpmp TEGRA186_CLK_NVDISPLAYHUB>;
14062306a36Sopenharmony_ci        clock-names = "disp", "dsc", "hub";
14162306a36Sopenharmony_ci
14262306a36Sopenharmony_ci        power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISP>;
14362306a36Sopenharmony_ci
14462306a36Sopenharmony_ci        #address-cells = <1>;
14562306a36Sopenharmony_ci        #size-cells = <1>;
14662306a36Sopenharmony_ci
14762306a36Sopenharmony_ci        ranges = <0x15200000 0x15200000 0x40000>;
14862306a36Sopenharmony_ci
14962306a36Sopenharmony_ci        display@15200000 {
15062306a36Sopenharmony_ci            compatible = "nvidia,tegra186-dc";
15162306a36Sopenharmony_ci            reg = <0x15200000 0x10000>;
15262306a36Sopenharmony_ci            interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
15362306a36Sopenharmony_ci            clocks = <&bpmp TEGRA186_CLK_NVDISPLAY_P0>;
15462306a36Sopenharmony_ci            clock-names = "dc";
15562306a36Sopenharmony_ci            resets = <&bpmp TEGRA186_RESET_NVDISPLAY0_HEAD0>;
15662306a36Sopenharmony_ci            reset-names = "dc";
15762306a36Sopenharmony_ci
15862306a36Sopenharmony_ci            power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISP>;
15962306a36Sopenharmony_ci            interconnects = <&mc TEGRA186_MEMORY_CLIENT_NVDISPLAYR &emc>,
16062306a36Sopenharmony_ci                            <&mc TEGRA186_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
16162306a36Sopenharmony_ci            interconnect-names = "dma-mem", "read-1";
16262306a36Sopenharmony_ci            iommus = <&smmu TEGRA186_SID_NVDISPLAY>;
16362306a36Sopenharmony_ci
16462306a36Sopenharmony_ci            nvidia,outputs = <&dsia &dsib &sor0 &sor1>;
16562306a36Sopenharmony_ci            nvidia,head = <0>;
16662306a36Sopenharmony_ci        };
16762306a36Sopenharmony_ci
16862306a36Sopenharmony_ci        display@15210000 {
16962306a36Sopenharmony_ci            compatible = "nvidia,tegra186-dc";
17062306a36Sopenharmony_ci            reg = <0x15210000 0x10000>;
17162306a36Sopenharmony_ci            interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
17262306a36Sopenharmony_ci            clocks = <&bpmp TEGRA186_CLK_NVDISPLAY_P1>;
17362306a36Sopenharmony_ci            clock-names = "dc";
17462306a36Sopenharmony_ci            resets = <&bpmp TEGRA186_RESET_NVDISPLAY0_HEAD1>;
17562306a36Sopenharmony_ci            reset-names = "dc";
17662306a36Sopenharmony_ci
17762306a36Sopenharmony_ci            power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISPB>;
17862306a36Sopenharmony_ci            interconnects = <&mc TEGRA186_MEMORY_CLIENT_NVDISPLAYR &emc>,
17962306a36Sopenharmony_ci                            <&mc TEGRA186_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
18062306a36Sopenharmony_ci            interconnect-names = "dma-mem", "read-1";
18162306a36Sopenharmony_ci            iommus = <&smmu TEGRA186_SID_NVDISPLAY>;
18262306a36Sopenharmony_ci
18362306a36Sopenharmony_ci            nvidia,outputs = <&dsia &dsib &sor0 &sor1>;
18462306a36Sopenharmony_ci            nvidia,head = <1>;
18562306a36Sopenharmony_ci        };
18662306a36Sopenharmony_ci
18762306a36Sopenharmony_ci        display@15220000 {
18862306a36Sopenharmony_ci            compatible = "nvidia,tegra186-dc";
18962306a36Sopenharmony_ci            reg = <0x15220000 0x10000>;
19062306a36Sopenharmony_ci            interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
19162306a36Sopenharmony_ci            clocks = <&bpmp TEGRA186_CLK_NVDISPLAY_P2>;
19262306a36Sopenharmony_ci            clock-names = "dc";
19362306a36Sopenharmony_ci            resets = <&bpmp TEGRA186_RESET_NVDISPLAY0_HEAD2>;
19462306a36Sopenharmony_ci            reset-names = "dc";
19562306a36Sopenharmony_ci
19662306a36Sopenharmony_ci            power-domains = <&bpmp TEGRA186_POWER_DOMAIN_DISPC>;
19762306a36Sopenharmony_ci            interconnects = <&mc TEGRA186_MEMORY_CLIENT_NVDISPLAYR &emc>,
19862306a36Sopenharmony_ci                            <&mc TEGRA186_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
19962306a36Sopenharmony_ci            interconnect-names = "dma-mem", "read-1";
20062306a36Sopenharmony_ci            iommus = <&smmu TEGRA186_SID_NVDISPLAY>;
20162306a36Sopenharmony_ci
20262306a36Sopenharmony_ci            nvidia,outputs = <&sor0 &sor1>;
20362306a36Sopenharmony_ci            nvidia,head = <2>;
20462306a36Sopenharmony_ci        };
20562306a36Sopenharmony_ci    };
20662306a36Sopenharmony_ci
20762306a36Sopenharmony_ci  - |
20862306a36Sopenharmony_ci    #include <dt-bindings/clock/tegra194-clock.h>
20962306a36Sopenharmony_ci    #include <dt-bindings/interrupt-controller/arm-gic.h>
21062306a36Sopenharmony_ci    #include <dt-bindings/memory/tegra194-mc.h>
21162306a36Sopenharmony_ci    #include <dt-bindings/power/tegra194-powergate.h>
21262306a36Sopenharmony_ci    #include <dt-bindings/reset/tegra194-reset.h>
21362306a36Sopenharmony_ci
21462306a36Sopenharmony_ci    display-hub@15200000 {
21562306a36Sopenharmony_ci        compatible = "nvidia,tegra194-display";
21662306a36Sopenharmony_ci        reg = <0x15200000 0x00040000>;
21762306a36Sopenharmony_ci        resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_MISC>,
21862306a36Sopenharmony_ci                 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP0>,
21962306a36Sopenharmony_ci                 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP1>,
22062306a36Sopenharmony_ci                 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP2>,
22162306a36Sopenharmony_ci                 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP3>,
22262306a36Sopenharmony_ci                 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP4>,
22362306a36Sopenharmony_ci                 <&bpmp TEGRA194_RESET_NVDISPLAY0_WGRP5>;
22462306a36Sopenharmony_ci        reset-names = "misc", "wgrp0", "wgrp1", "wgrp2",
22562306a36Sopenharmony_ci                      "wgrp3", "wgrp4", "wgrp5";
22662306a36Sopenharmony_ci        clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_DISP>,
22762306a36Sopenharmony_ci                 <&bpmp TEGRA194_CLK_NVDISPLAYHUB>;
22862306a36Sopenharmony_ci        clock-names = "disp", "hub";
22962306a36Sopenharmony_ci
23062306a36Sopenharmony_ci        power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
23162306a36Sopenharmony_ci
23262306a36Sopenharmony_ci        #address-cells = <1>;
23362306a36Sopenharmony_ci        #size-cells = <1>;
23462306a36Sopenharmony_ci
23562306a36Sopenharmony_ci        ranges = <0x15200000 0x15200000 0x40000>;
23662306a36Sopenharmony_ci
23762306a36Sopenharmony_ci        display@15200000 {
23862306a36Sopenharmony_ci            compatible = "nvidia,tegra194-dc";
23962306a36Sopenharmony_ci            reg = <0x15200000 0x10000>;
24062306a36Sopenharmony_ci            interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
24162306a36Sopenharmony_ci            clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P0>;
24262306a36Sopenharmony_ci            clock-names = "dc";
24362306a36Sopenharmony_ci            resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD0>;
24462306a36Sopenharmony_ci            reset-names = "dc";
24562306a36Sopenharmony_ci
24662306a36Sopenharmony_ci            power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISP>;
24762306a36Sopenharmony_ci            interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
24862306a36Sopenharmony_ci                            <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
24962306a36Sopenharmony_ci            interconnect-names = "dma-mem", "read-1";
25062306a36Sopenharmony_ci
25162306a36Sopenharmony_ci            nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
25262306a36Sopenharmony_ci            nvidia,head = <0>;
25362306a36Sopenharmony_ci        };
25462306a36Sopenharmony_ci
25562306a36Sopenharmony_ci        display@15210000 {
25662306a36Sopenharmony_ci            compatible = "nvidia,tegra194-dc";
25762306a36Sopenharmony_ci            reg = <0x15210000 0x10000>;
25862306a36Sopenharmony_ci            interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
25962306a36Sopenharmony_ci            clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P1>;
26062306a36Sopenharmony_ci            clock-names = "dc";
26162306a36Sopenharmony_ci            resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD1>;
26262306a36Sopenharmony_ci            reset-names = "dc";
26362306a36Sopenharmony_ci
26462306a36Sopenharmony_ci            power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPB>;
26562306a36Sopenharmony_ci            interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
26662306a36Sopenharmony_ci                            <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
26762306a36Sopenharmony_ci            interconnect-names = "dma-mem", "read-1";
26862306a36Sopenharmony_ci
26962306a36Sopenharmony_ci            nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
27062306a36Sopenharmony_ci            nvidia,head = <1>;
27162306a36Sopenharmony_ci        };
27262306a36Sopenharmony_ci
27362306a36Sopenharmony_ci        display@15220000 {
27462306a36Sopenharmony_ci            compatible = "nvidia,tegra194-dc";
27562306a36Sopenharmony_ci            reg = <0x15220000 0x10000>;
27662306a36Sopenharmony_ci            interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
27762306a36Sopenharmony_ci            clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P2>;
27862306a36Sopenharmony_ci            clock-names = "dc";
27962306a36Sopenharmony_ci            resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD2>;
28062306a36Sopenharmony_ci            reset-names = "dc";
28162306a36Sopenharmony_ci
28262306a36Sopenharmony_ci            power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
28362306a36Sopenharmony_ci            interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
28462306a36Sopenharmony_ci                            <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
28562306a36Sopenharmony_ci            interconnect-names = "dma-mem", "read-1";
28662306a36Sopenharmony_ci
28762306a36Sopenharmony_ci            nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
28862306a36Sopenharmony_ci            nvidia,head = <2>;
28962306a36Sopenharmony_ci        };
29062306a36Sopenharmony_ci
29162306a36Sopenharmony_ci        display@15230000 {
29262306a36Sopenharmony_ci            compatible = "nvidia,tegra194-dc";
29362306a36Sopenharmony_ci            reg = <0x15230000 0x10000>;
29462306a36Sopenharmony_ci            interrupts = <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>;
29562306a36Sopenharmony_ci            clocks = <&bpmp TEGRA194_CLK_NVDISPLAY_P3>;
29662306a36Sopenharmony_ci            clock-names = "dc";
29762306a36Sopenharmony_ci            resets = <&bpmp TEGRA194_RESET_NVDISPLAY0_HEAD3>;
29862306a36Sopenharmony_ci            reset-names = "dc";
29962306a36Sopenharmony_ci
30062306a36Sopenharmony_ci            power-domains = <&bpmp TEGRA194_POWER_DOMAIN_DISPC>;
30162306a36Sopenharmony_ci            interconnects = <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR &emc>,
30262306a36Sopenharmony_ci                            <&mc TEGRA194_MEMORY_CLIENT_NVDISPLAYR1 &emc>;
30362306a36Sopenharmony_ci            interconnect-names = "dma-mem", "read-1";
30462306a36Sopenharmony_ci
30562306a36Sopenharmony_ci            nvidia,outputs = <&sor0 &sor1 &sor2 &sor3>;
30662306a36Sopenharmony_ci            nvidia,head = <3>;
30762306a36Sopenharmony_ci        };
30862306a36Sopenharmony_ci    };
309