162306a36Sopenharmony_ci# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/display/samsung/samsung,exynos7-decon.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Samsung Exynos7 SoC Display and Enhancement Controller (DECON) 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Inki Dae <inki.dae@samsung.com> 1162306a36Sopenharmony_ci - Seung-Woo Kim <sw0312.kim@samsung.com> 1262306a36Sopenharmony_ci - Kyungmin Park <kyungmin.park@samsung.com> 1362306a36Sopenharmony_ci - Krzysztof Kozlowski <krzk@kernel.org> 1462306a36Sopenharmony_ci 1562306a36Sopenharmony_cidescription: | 1662306a36Sopenharmony_ci DECON (Display and Enhancement Controller) is the Display Controller for the 1762306a36Sopenharmony_ci Exynos7 series of SoCs which transfers the image data from a video memory 1862306a36Sopenharmony_ci buffer to an external LCD interface. 1962306a36Sopenharmony_ci 2062306a36Sopenharmony_ciproperties: 2162306a36Sopenharmony_ci compatible: 2262306a36Sopenharmony_ci const: samsung,exynos7-decon 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci clocks: 2562306a36Sopenharmony_ci maxItems: 4 2662306a36Sopenharmony_ci 2762306a36Sopenharmony_ci clock-names: 2862306a36Sopenharmony_ci items: 2962306a36Sopenharmony_ci - const: pclk_decon0 3062306a36Sopenharmony_ci - const: aclk_decon0 3162306a36Sopenharmony_ci - const: decon0_eclk 3262306a36Sopenharmony_ci - const: decon0_vclk 3362306a36Sopenharmony_ci 3462306a36Sopenharmony_ci display-timings: 3562306a36Sopenharmony_ci $ref: ../panel/display-timings.yaml# 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci i80-if-timings: 3862306a36Sopenharmony_ci type: object 3962306a36Sopenharmony_ci additionalProperties: false 4062306a36Sopenharmony_ci description: timing configuration for lcd i80 interface support 4162306a36Sopenharmony_ci properties: 4262306a36Sopenharmony_ci cs-setup: 4362306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32 4462306a36Sopenharmony_ci description: 4562306a36Sopenharmony_ci Clock cycles for the active period of address signal is enabled until 4662306a36Sopenharmony_ci chip select is enabled. 4762306a36Sopenharmony_ci default: 0 4862306a36Sopenharmony_ci 4962306a36Sopenharmony_ci wr-active: 5062306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32 5162306a36Sopenharmony_ci description: 5262306a36Sopenharmony_ci Clock cycles for the active period of CS is enabled. 5362306a36Sopenharmony_ci default: 1 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci wr-hold: 5662306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32 5762306a36Sopenharmony_ci description: 5862306a36Sopenharmony_ci Clock cycles for the active period of CS is disabled until write 5962306a36Sopenharmony_ci signal is disabled. 6062306a36Sopenharmony_ci default: 0 6162306a36Sopenharmony_ci 6262306a36Sopenharmony_ci wr-setup: 6362306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/uint32 6462306a36Sopenharmony_ci description: 6562306a36Sopenharmony_ci Clock cycles for the active period of CS signal is enabled until 6662306a36Sopenharmony_ci write signal is enabled. 6762306a36Sopenharmony_ci default: 0 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci interrupts: 7062306a36Sopenharmony_ci items: 7162306a36Sopenharmony_ci - description: FIFO level 7262306a36Sopenharmony_ci - description: VSYNC 7362306a36Sopenharmony_ci - description: LCD system 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ci interrupt-names: 7662306a36Sopenharmony_ci items: 7762306a36Sopenharmony_ci - const: fifo 7862306a36Sopenharmony_ci - const: vsync 7962306a36Sopenharmony_ci - const: lcd_sys 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci power-domains: 8262306a36Sopenharmony_ci maxItems: 1 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci reg: 8562306a36Sopenharmony_ci maxItems: 1 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_cirequired: 8862306a36Sopenharmony_ci - compatible 8962306a36Sopenharmony_ci - clocks 9062306a36Sopenharmony_ci - clock-names 9162306a36Sopenharmony_ci - interrupts 9262306a36Sopenharmony_ci - interrupt-names 9362306a36Sopenharmony_ci - reg 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ciadditionalProperties: false 9662306a36Sopenharmony_ci 9762306a36Sopenharmony_ciexamples: 9862306a36Sopenharmony_ci - | 9962306a36Sopenharmony_ci #include <dt-bindings/clock/exynos7-clk.h> 10062306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 10162306a36Sopenharmony_ci 10262306a36Sopenharmony_ci display-controller@13930000 { 10362306a36Sopenharmony_ci compatible = "samsung,exynos7-decon"; 10462306a36Sopenharmony_ci reg = <0x13930000 0x1000>; 10562306a36Sopenharmony_ci interrupt-names = "fifo", "vsync", "lcd_sys"; 10662306a36Sopenharmony_ci interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>, 10762306a36Sopenharmony_ci <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>, 10862306a36Sopenharmony_ci <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 10962306a36Sopenharmony_ci clocks = <&clock_disp 100>, /* PCLK_DECON_INT */ 11062306a36Sopenharmony_ci <&clock_disp 101>, /* ACLK_DECON_INT */ 11162306a36Sopenharmony_ci <&clock_disp 102>, /* SCLK_DECON_INT_ECLK */ 11262306a36Sopenharmony_ci <&clock_disp 103>; /* SCLK_DECON_INT_EXTCLKPLL */ 11362306a36Sopenharmony_ci clock-names = "pclk_decon0", 11462306a36Sopenharmony_ci "aclk_decon0", 11562306a36Sopenharmony_ci "decon0_eclk", 11662306a36Sopenharmony_ci "decon0_vclk"; 11762306a36Sopenharmony_ci pinctrl-0 = <&lcd_clk &pwm1_out>; 11862306a36Sopenharmony_ci pinctrl-names = "default"; 11962306a36Sopenharmony_ci }; 120