162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/display/rockchip/rockchip-vop2.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Rockchip SoC display controller (VOP2) 862306a36Sopenharmony_ci 962306a36Sopenharmony_cidescription: 1062306a36Sopenharmony_ci VOP2 (Video Output Processor v2) is the display controller for the Rockchip 1162306a36Sopenharmony_ci series of SoCs which transfers the image data from a video memory 1262306a36Sopenharmony_ci buffer to an external LCD interface. 1362306a36Sopenharmony_ci 1462306a36Sopenharmony_cimaintainers: 1562306a36Sopenharmony_ci - Sandy Huang <hjc@rock-chips.com> 1662306a36Sopenharmony_ci - Heiko Stuebner <heiko@sntech.de> 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ciproperties: 1962306a36Sopenharmony_ci compatible: 2062306a36Sopenharmony_ci enum: 2162306a36Sopenharmony_ci - rockchip,rk3566-vop 2262306a36Sopenharmony_ci - rockchip,rk3568-vop 2362306a36Sopenharmony_ci 2462306a36Sopenharmony_ci reg: 2562306a36Sopenharmony_ci items: 2662306a36Sopenharmony_ci - description: 2762306a36Sopenharmony_ci Must contain one entry corresponding to the base address and length 2862306a36Sopenharmony_ci of the register space. 2962306a36Sopenharmony_ci - description: 3062306a36Sopenharmony_ci Can optionally contain a second entry corresponding to 3162306a36Sopenharmony_ci the CRTC gamma LUT address. 3262306a36Sopenharmony_ci 3362306a36Sopenharmony_ci reg-names: 3462306a36Sopenharmony_ci items: 3562306a36Sopenharmony_ci - const: vop 3662306a36Sopenharmony_ci - const: gamma-lut 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_ci interrupts: 3962306a36Sopenharmony_ci maxItems: 1 4062306a36Sopenharmony_ci description: 4162306a36Sopenharmony_ci The VOP interrupt is shared by several interrupt sources, such as 4262306a36Sopenharmony_ci frame start (VSYNC), line flag and other status interrupts. 4362306a36Sopenharmony_ci 4462306a36Sopenharmony_ci clocks: 4562306a36Sopenharmony_ci items: 4662306a36Sopenharmony_ci - description: Clock for ddr buffer transfer. 4762306a36Sopenharmony_ci - description: Clock for the ahb bus to R/W the phy regs. 4862306a36Sopenharmony_ci - description: Pixel clock for video port 0. 4962306a36Sopenharmony_ci - description: Pixel clock for video port 1. 5062306a36Sopenharmony_ci - description: Pixel clock for video port 2. 5162306a36Sopenharmony_ci 5262306a36Sopenharmony_ci clock-names: 5362306a36Sopenharmony_ci items: 5462306a36Sopenharmony_ci - const: aclk 5562306a36Sopenharmony_ci - const: hclk 5662306a36Sopenharmony_ci - const: dclk_vp0 5762306a36Sopenharmony_ci - const: dclk_vp1 5862306a36Sopenharmony_ci - const: dclk_vp2 5962306a36Sopenharmony_ci 6062306a36Sopenharmony_ci rockchip,grf: 6162306a36Sopenharmony_ci $ref: /schemas/types.yaml#/definitions/phandle 6262306a36Sopenharmony_ci description: 6362306a36Sopenharmony_ci Phandle to GRF regs used for misc control 6462306a36Sopenharmony_ci 6562306a36Sopenharmony_ci ports: 6662306a36Sopenharmony_ci $ref: /schemas/graph.yaml#/properties/ports 6762306a36Sopenharmony_ci 6862306a36Sopenharmony_ci properties: 6962306a36Sopenharmony_ci port@0: 7062306a36Sopenharmony_ci $ref: /schemas/graph.yaml#/properties/port 7162306a36Sopenharmony_ci description: 7262306a36Sopenharmony_ci Output endpoint of VP0 7362306a36Sopenharmony_ci 7462306a36Sopenharmony_ci port@1: 7562306a36Sopenharmony_ci $ref: /schemas/graph.yaml#/properties/port 7662306a36Sopenharmony_ci description: 7762306a36Sopenharmony_ci Output endpoint of VP1 7862306a36Sopenharmony_ci 7962306a36Sopenharmony_ci port@2: 8062306a36Sopenharmony_ci $ref: /schemas/graph.yaml#/properties/port 8162306a36Sopenharmony_ci description: 8262306a36Sopenharmony_ci Output endpoint of VP2 8362306a36Sopenharmony_ci 8462306a36Sopenharmony_ci iommus: 8562306a36Sopenharmony_ci maxItems: 1 8662306a36Sopenharmony_ci 8762306a36Sopenharmony_ci power-domains: 8862306a36Sopenharmony_ci maxItems: 1 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_cirequired: 9162306a36Sopenharmony_ci - compatible 9262306a36Sopenharmony_ci - reg 9362306a36Sopenharmony_ci - reg-names 9462306a36Sopenharmony_ci - interrupts 9562306a36Sopenharmony_ci - clocks 9662306a36Sopenharmony_ci - clock-names 9762306a36Sopenharmony_ci - ports 9862306a36Sopenharmony_ci 9962306a36Sopenharmony_ciadditionalProperties: false 10062306a36Sopenharmony_ci 10162306a36Sopenharmony_ciexamples: 10262306a36Sopenharmony_ci - | 10362306a36Sopenharmony_ci #include <dt-bindings/clock/rk3568-cru.h> 10462306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 10562306a36Sopenharmony_ci #include <dt-bindings/power/rk3568-power.h> 10662306a36Sopenharmony_ci bus { 10762306a36Sopenharmony_ci #address-cells = <2>; 10862306a36Sopenharmony_ci #size-cells = <2>; 10962306a36Sopenharmony_ci vop: vop@fe040000 { 11062306a36Sopenharmony_ci compatible = "rockchip,rk3568-vop"; 11162306a36Sopenharmony_ci reg = <0x0 0xfe040000 0x0 0x3000>, <0x0 0xfe044000 0x0 0x1000>; 11262306a36Sopenharmony_ci reg-names = "vop", "gamma-lut"; 11362306a36Sopenharmony_ci interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 11462306a36Sopenharmony_ci clocks = <&cru ACLK_VOP>, 11562306a36Sopenharmony_ci <&cru HCLK_VOP>, 11662306a36Sopenharmony_ci <&cru DCLK_VOP0>, 11762306a36Sopenharmony_ci <&cru DCLK_VOP1>, 11862306a36Sopenharmony_ci <&cru DCLK_VOP2>; 11962306a36Sopenharmony_ci clock-names = "aclk", 12062306a36Sopenharmony_ci "hclk", 12162306a36Sopenharmony_ci "dclk_vp0", 12262306a36Sopenharmony_ci "dclk_vp1", 12362306a36Sopenharmony_ci "dclk_vp2"; 12462306a36Sopenharmony_ci power-domains = <&power RK3568_PD_VO>; 12562306a36Sopenharmony_ci iommus = <&vop_mmu>; 12662306a36Sopenharmony_ci vop_out: ports { 12762306a36Sopenharmony_ci #address-cells = <1>; 12862306a36Sopenharmony_ci #size-cells = <0>; 12962306a36Sopenharmony_ci vp0: port@0 { 13062306a36Sopenharmony_ci reg = <0>; 13162306a36Sopenharmony_ci #address-cells = <1>; 13262306a36Sopenharmony_ci #size-cells = <0>; 13362306a36Sopenharmony_ci }; 13462306a36Sopenharmony_ci vp1: port@1 { 13562306a36Sopenharmony_ci reg = <1>; 13662306a36Sopenharmony_ci #address-cells = <1>; 13762306a36Sopenharmony_ci #size-cells = <0>; 13862306a36Sopenharmony_ci }; 13962306a36Sopenharmony_ci vp2: port@2 { 14062306a36Sopenharmony_ci reg = <2>; 14162306a36Sopenharmony_ci #address-cells = <1>; 14262306a36Sopenharmony_ci #size-cells = <0>; 14362306a36Sopenharmony_ci }; 14462306a36Sopenharmony_ci }; 14562306a36Sopenharmony_ci }; 14662306a36Sopenharmony_ci }; 147