162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/display/msm/qcom,sm8450-mdss.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Qualcomm SM8450 Display MDSS 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Dmitry Baryshkov <dmitry.baryshkov@linaro.org> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: 1362306a36Sopenharmony_ci SM8450 MSM Mobile Display Subsystem(MDSS), which encapsulates sub-blocks like 1462306a36Sopenharmony_ci DPU display controller, DSI and DP interfaces etc. 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci$ref: /schemas/display/msm/mdss-common.yaml# 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ciproperties: 1962306a36Sopenharmony_ci compatible: 2062306a36Sopenharmony_ci const: qcom,sm8450-mdss 2162306a36Sopenharmony_ci 2262306a36Sopenharmony_ci clocks: 2362306a36Sopenharmony_ci items: 2462306a36Sopenharmony_ci - description: Display AHB 2562306a36Sopenharmony_ci - description: Display hf AXI 2662306a36Sopenharmony_ci - description: Display sf AXI 2762306a36Sopenharmony_ci - description: Display core 2862306a36Sopenharmony_ci 2962306a36Sopenharmony_ci iommus: 3062306a36Sopenharmony_ci maxItems: 1 3162306a36Sopenharmony_ci 3262306a36Sopenharmony_ci interconnects: 3362306a36Sopenharmony_ci maxItems: 2 3462306a36Sopenharmony_ci 3562306a36Sopenharmony_ci interconnect-names: 3662306a36Sopenharmony_ci maxItems: 2 3762306a36Sopenharmony_ci 3862306a36Sopenharmony_cipatternProperties: 3962306a36Sopenharmony_ci "^display-controller@[0-9a-f]+$": 4062306a36Sopenharmony_ci type: object 4162306a36Sopenharmony_ci properties: 4262306a36Sopenharmony_ci compatible: 4362306a36Sopenharmony_ci const: qcom,sm8450-dpu 4462306a36Sopenharmony_ci 4562306a36Sopenharmony_ci "^displayport-controller@[0-9a-f]+$": 4662306a36Sopenharmony_ci type: object 4762306a36Sopenharmony_ci properties: 4862306a36Sopenharmony_ci compatible: 4962306a36Sopenharmony_ci items: 5062306a36Sopenharmony_ci - const: qcom,sm8450-dp 5162306a36Sopenharmony_ci - const: qcom,sm8350-dp 5262306a36Sopenharmony_ci 5362306a36Sopenharmony_ci "^dsi@[0-9a-f]+$": 5462306a36Sopenharmony_ci type: object 5562306a36Sopenharmony_ci properties: 5662306a36Sopenharmony_ci compatible: 5762306a36Sopenharmony_ci items: 5862306a36Sopenharmony_ci - const: qcom,sm8450-dsi-ctrl 5962306a36Sopenharmony_ci - const: qcom,mdss-dsi-ctrl 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci "^phy@[0-9a-f]+$": 6262306a36Sopenharmony_ci type: object 6362306a36Sopenharmony_ci properties: 6462306a36Sopenharmony_ci compatible: 6562306a36Sopenharmony_ci const: qcom,sm8450-dsi-phy-5nm 6662306a36Sopenharmony_ci 6762306a36Sopenharmony_cirequired: 6862306a36Sopenharmony_ci - compatible 6962306a36Sopenharmony_ci 7062306a36Sopenharmony_ciunevaluatedProperties: false 7162306a36Sopenharmony_ci 7262306a36Sopenharmony_ciexamples: 7362306a36Sopenharmony_ci - | 7462306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,sm8450-dispcc.h> 7562306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,gcc-sm8450.h> 7662306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,rpmh.h> 7762306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 7862306a36Sopenharmony_ci #include <dt-bindings/interconnect/qcom,sm8450.h> 7962306a36Sopenharmony_ci #include <dt-bindings/power/qcom,rpmhpd.h> 8062306a36Sopenharmony_ci 8162306a36Sopenharmony_ci display-subsystem@ae00000 { 8262306a36Sopenharmony_ci compatible = "qcom,sm8450-mdss"; 8362306a36Sopenharmony_ci reg = <0x0ae00000 0x1000>; 8462306a36Sopenharmony_ci reg-names = "mdss"; 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci interconnects = <&mmss_noc MASTER_MDP_DISP 0 &mc_virt SLAVE_EBI1_DISP 0>, 8762306a36Sopenharmony_ci <&mmss_noc MASTER_MDP_DISP 0 &mc_virt SLAVE_EBI1_DISP 0>; 8862306a36Sopenharmony_ci interconnect-names = "mdp0-mem", "mdp1-mem"; 8962306a36Sopenharmony_ci 9062306a36Sopenharmony_ci resets = <&dispcc DISP_CC_MDSS_CORE_BCR>; 9162306a36Sopenharmony_ci 9262306a36Sopenharmony_ci power-domains = <&dispcc MDSS_GDSC>; 9362306a36Sopenharmony_ci 9462306a36Sopenharmony_ci clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 9562306a36Sopenharmony_ci <&gcc GCC_DISP_HF_AXI_CLK>, 9662306a36Sopenharmony_ci <&gcc GCC_DISP_SF_AXI_CLK>, 9762306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_MDP_CLK>; 9862306a36Sopenharmony_ci clock-names = "iface", "bus", "nrt_bus", "core"; 9962306a36Sopenharmony_ci 10062306a36Sopenharmony_ci interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 10162306a36Sopenharmony_ci interrupt-controller; 10262306a36Sopenharmony_ci #interrupt-cells = <1>; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci iommus = <&apps_smmu 0x2800 0x402>; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci #address-cells = <1>; 10762306a36Sopenharmony_ci #size-cells = <1>; 10862306a36Sopenharmony_ci ranges; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci display-controller@ae01000 { 11162306a36Sopenharmony_ci compatible = "qcom,sm8450-dpu"; 11262306a36Sopenharmony_ci reg = <0x0ae01000 0x8f000>, 11362306a36Sopenharmony_ci <0x0aeb0000 0x2008>; 11462306a36Sopenharmony_ci reg-names = "mdp", "vbif"; 11562306a36Sopenharmony_ci 11662306a36Sopenharmony_ci clocks = <&gcc GCC_DISP_HF_AXI_CLK>, 11762306a36Sopenharmony_ci <&gcc GCC_DISP_SF_AXI_CLK>, 11862306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_AHB_CLK>, 11962306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>, 12062306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_MDP_CLK>, 12162306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_VSYNC_CLK>; 12262306a36Sopenharmony_ci clock-names = "bus", 12362306a36Sopenharmony_ci "nrt_bus", 12462306a36Sopenharmony_ci "iface", 12562306a36Sopenharmony_ci "lut", 12662306a36Sopenharmony_ci "core", 12762306a36Sopenharmony_ci "vsync"; 12862306a36Sopenharmony_ci 12962306a36Sopenharmony_ci assigned-clocks = <&dispcc DISP_CC_MDSS_VSYNC_CLK>; 13062306a36Sopenharmony_ci assigned-clock-rates = <19200000>; 13162306a36Sopenharmony_ci 13262306a36Sopenharmony_ci operating-points-v2 = <&mdp_opp_table>; 13362306a36Sopenharmony_ci power-domains = <&rpmhpd RPMHPD_MMCX>; 13462306a36Sopenharmony_ci 13562306a36Sopenharmony_ci interrupt-parent = <&mdss>; 13662306a36Sopenharmony_ci interrupts = <0>; 13762306a36Sopenharmony_ci 13862306a36Sopenharmony_ci ports { 13962306a36Sopenharmony_ci #address-cells = <1>; 14062306a36Sopenharmony_ci #size-cells = <0>; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci port@0 { 14362306a36Sopenharmony_ci reg = <0>; 14462306a36Sopenharmony_ci dpu_intf1_out: endpoint { 14562306a36Sopenharmony_ci remote-endpoint = <&dsi0_in>; 14662306a36Sopenharmony_ci }; 14762306a36Sopenharmony_ci }; 14862306a36Sopenharmony_ci 14962306a36Sopenharmony_ci port@1 { 15062306a36Sopenharmony_ci reg = <1>; 15162306a36Sopenharmony_ci dpu_intf2_out: endpoint { 15262306a36Sopenharmony_ci remote-endpoint = <&dsi1_in>; 15362306a36Sopenharmony_ci }; 15462306a36Sopenharmony_ci }; 15562306a36Sopenharmony_ci }; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci mdp_opp_table: opp-table { 15862306a36Sopenharmony_ci compatible = "operating-points-v2"; 15962306a36Sopenharmony_ci 16062306a36Sopenharmony_ci opp-172000000{ 16162306a36Sopenharmony_ci opp-hz = /bits/ 64 <172000000>; 16262306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_low_svs_d1>; 16362306a36Sopenharmony_ci }; 16462306a36Sopenharmony_ci 16562306a36Sopenharmony_ci opp-200000000 { 16662306a36Sopenharmony_ci opp-hz = /bits/ 64 <200000000>; 16762306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_low_svs>; 16862306a36Sopenharmony_ci }; 16962306a36Sopenharmony_ci 17062306a36Sopenharmony_ci opp-325000000 { 17162306a36Sopenharmony_ci opp-hz = /bits/ 64 <325000000>; 17262306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_svs>; 17362306a36Sopenharmony_ci }; 17462306a36Sopenharmony_ci 17562306a36Sopenharmony_ci opp-375000000 { 17662306a36Sopenharmony_ci opp-hz = /bits/ 64 <375000000>; 17762306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_svs_l1>; 17862306a36Sopenharmony_ci }; 17962306a36Sopenharmony_ci 18062306a36Sopenharmony_ci opp-500000000 { 18162306a36Sopenharmony_ci opp-hz = /bits/ 64 <500000000>; 18262306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_nom>; 18362306a36Sopenharmony_ci }; 18462306a36Sopenharmony_ci }; 18562306a36Sopenharmony_ci }; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci dsi@ae94000 { 18862306a36Sopenharmony_ci compatible = "qcom,sm8450-dsi-ctrl", "qcom,mdss-dsi-ctrl"; 18962306a36Sopenharmony_ci reg = <0x0ae94000 0x400>; 19062306a36Sopenharmony_ci reg-names = "dsi_ctrl"; 19162306a36Sopenharmony_ci 19262306a36Sopenharmony_ci interrupt-parent = <&mdss>; 19362306a36Sopenharmony_ci interrupts = <4>; 19462306a36Sopenharmony_ci 19562306a36Sopenharmony_ci clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>, 19662306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>, 19762306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_PCLK0_CLK>, 19862306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_ESC0_CLK>, 19962306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_AHB_CLK>, 20062306a36Sopenharmony_ci <&gcc GCC_DISP_HF_AXI_CLK>; 20162306a36Sopenharmony_ci clock-names = "byte", 20262306a36Sopenharmony_ci "byte_intf", 20362306a36Sopenharmony_ci "pixel", 20462306a36Sopenharmony_ci "core", 20562306a36Sopenharmony_ci "iface", 20662306a36Sopenharmony_ci "bus"; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK_SRC>, 20962306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_PCLK0_CLK_SRC>; 21062306a36Sopenharmony_ci assigned-clock-parents = <&dsi0_phy 0>, <&dsi0_phy 1>; 21162306a36Sopenharmony_ci 21262306a36Sopenharmony_ci operating-points-v2 = <&dsi_opp_table>; 21362306a36Sopenharmony_ci power-domains = <&rpmhpd RPMHPD_MMCX>; 21462306a36Sopenharmony_ci 21562306a36Sopenharmony_ci phys = <&dsi0_phy>; 21662306a36Sopenharmony_ci phy-names = "dsi"; 21762306a36Sopenharmony_ci 21862306a36Sopenharmony_ci #address-cells = <1>; 21962306a36Sopenharmony_ci #size-cells = <0>; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci ports { 22262306a36Sopenharmony_ci #address-cells = <1>; 22362306a36Sopenharmony_ci #size-cells = <0>; 22462306a36Sopenharmony_ci 22562306a36Sopenharmony_ci port@0 { 22662306a36Sopenharmony_ci reg = <0>; 22762306a36Sopenharmony_ci dsi0_in: endpoint { 22862306a36Sopenharmony_ci remote-endpoint = <&dpu_intf1_out>; 22962306a36Sopenharmony_ci }; 23062306a36Sopenharmony_ci }; 23162306a36Sopenharmony_ci 23262306a36Sopenharmony_ci port@1 { 23362306a36Sopenharmony_ci reg = <1>; 23462306a36Sopenharmony_ci dsi0_out: endpoint { 23562306a36Sopenharmony_ci }; 23662306a36Sopenharmony_ci }; 23762306a36Sopenharmony_ci }; 23862306a36Sopenharmony_ci 23962306a36Sopenharmony_ci dsi_opp_table: opp-table { 24062306a36Sopenharmony_ci compatible = "operating-points-v2"; 24162306a36Sopenharmony_ci 24262306a36Sopenharmony_ci opp-160310000{ 24362306a36Sopenharmony_ci opp-hz = /bits/ 64 <160310000>; 24462306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_low_svs_d1>; 24562306a36Sopenharmony_ci }; 24662306a36Sopenharmony_ci 24762306a36Sopenharmony_ci opp-187500000 { 24862306a36Sopenharmony_ci opp-hz = /bits/ 64 <187500000>; 24962306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_low_svs>; 25062306a36Sopenharmony_ci }; 25162306a36Sopenharmony_ci 25262306a36Sopenharmony_ci opp-300000000 { 25362306a36Sopenharmony_ci opp-hz = /bits/ 64 <300000000>; 25462306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_svs>; 25562306a36Sopenharmony_ci }; 25662306a36Sopenharmony_ci 25762306a36Sopenharmony_ci opp-358000000 { 25862306a36Sopenharmony_ci opp-hz = /bits/ 64 <358000000>; 25962306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_svs_l1>; 26062306a36Sopenharmony_ci }; 26162306a36Sopenharmony_ci }; 26262306a36Sopenharmony_ci }; 26362306a36Sopenharmony_ci 26462306a36Sopenharmony_ci dsi0_phy: phy@ae94400 { 26562306a36Sopenharmony_ci compatible = "qcom,sm8450-dsi-phy-5nm"; 26662306a36Sopenharmony_ci reg = <0x0ae94400 0x200>, 26762306a36Sopenharmony_ci <0x0ae94600 0x280>, 26862306a36Sopenharmony_ci <0x0ae94900 0x260>; 26962306a36Sopenharmony_ci reg-names = "dsi_phy", 27062306a36Sopenharmony_ci "dsi_phy_lane", 27162306a36Sopenharmony_ci "dsi_pll"; 27262306a36Sopenharmony_ci 27362306a36Sopenharmony_ci #clock-cells = <1>; 27462306a36Sopenharmony_ci #phy-cells = <0>; 27562306a36Sopenharmony_ci 27662306a36Sopenharmony_ci clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 27762306a36Sopenharmony_ci <&rpmhcc RPMH_CXO_CLK>; 27862306a36Sopenharmony_ci clock-names = "iface", "ref"; 27962306a36Sopenharmony_ci vdds-supply = <&vreg_dsi_phy>; 28062306a36Sopenharmony_ci }; 28162306a36Sopenharmony_ci 28262306a36Sopenharmony_ci dsi@ae96000 { 28362306a36Sopenharmony_ci compatible = "qcom,sm8450-dsi-ctrl", "qcom,mdss-dsi-ctrl"; 28462306a36Sopenharmony_ci reg = <0x0ae96000 0x400>; 28562306a36Sopenharmony_ci reg-names = "dsi_ctrl"; 28662306a36Sopenharmony_ci 28762306a36Sopenharmony_ci interrupt-parent = <&mdss>; 28862306a36Sopenharmony_ci interrupts = <5>; 28962306a36Sopenharmony_ci 29062306a36Sopenharmony_ci clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK>, 29162306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_BYTE1_INTF_CLK>, 29262306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_PCLK1_CLK>, 29362306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_ESC1_CLK>, 29462306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_AHB_CLK>, 29562306a36Sopenharmony_ci <&gcc GCC_DISP_HF_AXI_CLK>; 29662306a36Sopenharmony_ci clock-names = "byte", 29762306a36Sopenharmony_ci "byte_intf", 29862306a36Sopenharmony_ci "pixel", 29962306a36Sopenharmony_ci "core", 30062306a36Sopenharmony_ci "iface", 30162306a36Sopenharmony_ci "bus"; 30262306a36Sopenharmony_ci 30362306a36Sopenharmony_ci assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE1_CLK_SRC>, 30462306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_PCLK1_CLK_SRC>; 30562306a36Sopenharmony_ci assigned-clock-parents = <&dsi1_phy 0>, <&dsi1_phy 1>; 30662306a36Sopenharmony_ci 30762306a36Sopenharmony_ci operating-points-v2 = <&dsi_opp_table>; 30862306a36Sopenharmony_ci power-domains = <&rpmhpd RPMHPD_MMCX>; 30962306a36Sopenharmony_ci 31062306a36Sopenharmony_ci phys = <&dsi1_phy>; 31162306a36Sopenharmony_ci phy-names = "dsi"; 31262306a36Sopenharmony_ci 31362306a36Sopenharmony_ci #address-cells = <1>; 31462306a36Sopenharmony_ci #size-cells = <0>; 31562306a36Sopenharmony_ci 31662306a36Sopenharmony_ci ports { 31762306a36Sopenharmony_ci #address-cells = <1>; 31862306a36Sopenharmony_ci #size-cells = <0>; 31962306a36Sopenharmony_ci 32062306a36Sopenharmony_ci port@0 { 32162306a36Sopenharmony_ci reg = <0>; 32262306a36Sopenharmony_ci dsi1_in: endpoint { 32362306a36Sopenharmony_ci remote-endpoint = <&dpu_intf2_out>; 32462306a36Sopenharmony_ci }; 32562306a36Sopenharmony_ci }; 32662306a36Sopenharmony_ci 32762306a36Sopenharmony_ci port@1 { 32862306a36Sopenharmony_ci reg = <1>; 32962306a36Sopenharmony_ci dsi1_out: endpoint { 33062306a36Sopenharmony_ci }; 33162306a36Sopenharmony_ci }; 33262306a36Sopenharmony_ci }; 33362306a36Sopenharmony_ci }; 33462306a36Sopenharmony_ci 33562306a36Sopenharmony_ci dsi1_phy: phy@ae96400 { 33662306a36Sopenharmony_ci compatible = "qcom,sm8450-dsi-phy-5nm"; 33762306a36Sopenharmony_ci reg = <0x0ae96400 0x200>, 33862306a36Sopenharmony_ci <0x0ae96600 0x280>, 33962306a36Sopenharmony_ci <0x0ae96900 0x260>; 34062306a36Sopenharmony_ci reg-names = "dsi_phy", 34162306a36Sopenharmony_ci "dsi_phy_lane", 34262306a36Sopenharmony_ci "dsi_pll"; 34362306a36Sopenharmony_ci 34462306a36Sopenharmony_ci #clock-cells = <1>; 34562306a36Sopenharmony_ci #phy-cells = <0>; 34662306a36Sopenharmony_ci 34762306a36Sopenharmony_ci clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 34862306a36Sopenharmony_ci <&rpmhcc RPMH_CXO_CLK>; 34962306a36Sopenharmony_ci clock-names = "iface", "ref"; 35062306a36Sopenharmony_ci vdds-supply = <&vreg_dsi_phy>; 35162306a36Sopenharmony_ci }; 35262306a36Sopenharmony_ci }; 35362306a36Sopenharmony_ci... 354