162306a36Sopenharmony_ci# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause 262306a36Sopenharmony_ci%YAML 1.2 362306a36Sopenharmony_ci--- 462306a36Sopenharmony_ci$id: http://devicetree.org/schemas/display/msm/qcom,sm8350-mdss.yaml# 562306a36Sopenharmony_ci$schema: http://devicetree.org/meta-schemas/core.yaml# 662306a36Sopenharmony_ci 762306a36Sopenharmony_cititle: Qualcomm SM8350 Display MDSS 862306a36Sopenharmony_ci 962306a36Sopenharmony_cimaintainers: 1062306a36Sopenharmony_ci - Robert Foss <robert.foss@linaro.org> 1162306a36Sopenharmony_ci 1262306a36Sopenharmony_cidescription: 1362306a36Sopenharmony_ci MSM Mobile Display Subsystem(MDSS) that encapsulates sub-blocks like 1462306a36Sopenharmony_ci DPU display controller, DSI and DP interfaces etc. 1562306a36Sopenharmony_ci 1662306a36Sopenharmony_ci$ref: /schemas/display/msm/mdss-common.yaml# 1762306a36Sopenharmony_ci 1862306a36Sopenharmony_ciproperties: 1962306a36Sopenharmony_ci compatible: 2062306a36Sopenharmony_ci items: 2162306a36Sopenharmony_ci - const: qcom,sm8350-mdss 2262306a36Sopenharmony_ci 2362306a36Sopenharmony_ci clocks: 2462306a36Sopenharmony_ci items: 2562306a36Sopenharmony_ci - description: Display AHB clock from gcc 2662306a36Sopenharmony_ci - description: Display hf axi clock 2762306a36Sopenharmony_ci - description: Display sf axi clock 2862306a36Sopenharmony_ci - description: Display core clock 2962306a36Sopenharmony_ci 3062306a36Sopenharmony_ci clock-names: 3162306a36Sopenharmony_ci items: 3262306a36Sopenharmony_ci - const: iface 3362306a36Sopenharmony_ci - const: bus 3462306a36Sopenharmony_ci - const: nrt_bus 3562306a36Sopenharmony_ci - const: core 3662306a36Sopenharmony_ci 3762306a36Sopenharmony_ci iommus: 3862306a36Sopenharmony_ci maxItems: 1 3962306a36Sopenharmony_ci 4062306a36Sopenharmony_ci interconnects: 4162306a36Sopenharmony_ci maxItems: 2 4262306a36Sopenharmony_ci 4362306a36Sopenharmony_ci interconnect-names: 4462306a36Sopenharmony_ci items: 4562306a36Sopenharmony_ci - const: mdp0-mem 4662306a36Sopenharmony_ci - const: mdp1-mem 4762306a36Sopenharmony_ci 4862306a36Sopenharmony_cipatternProperties: 4962306a36Sopenharmony_ci "^display-controller@[0-9a-f]+$": 5062306a36Sopenharmony_ci type: object 5162306a36Sopenharmony_ci properties: 5262306a36Sopenharmony_ci compatible: 5362306a36Sopenharmony_ci const: qcom,sm8350-dpu 5462306a36Sopenharmony_ci 5562306a36Sopenharmony_ci "^displayport-controller@[0-9a-f]+$": 5662306a36Sopenharmony_ci type: object 5762306a36Sopenharmony_ci properties: 5862306a36Sopenharmony_ci compatible: 5962306a36Sopenharmony_ci const: qcom,sm8350-dp 6062306a36Sopenharmony_ci 6162306a36Sopenharmony_ci "^dsi@[0-9a-f]+$": 6262306a36Sopenharmony_ci type: object 6362306a36Sopenharmony_ci properties: 6462306a36Sopenharmony_ci compatible: 6562306a36Sopenharmony_ci items: 6662306a36Sopenharmony_ci - const: qcom,sm8350-dsi-ctrl 6762306a36Sopenharmony_ci - const: qcom,mdss-dsi-ctrl 6862306a36Sopenharmony_ci 6962306a36Sopenharmony_ci "^phy@[0-9a-f]+$": 7062306a36Sopenharmony_ci type: object 7162306a36Sopenharmony_ci properties: 7262306a36Sopenharmony_ci compatible: 7362306a36Sopenharmony_ci const: qcom,sm8350-dsi-phy-5nm 7462306a36Sopenharmony_ci 7562306a36Sopenharmony_ciunevaluatedProperties: false 7662306a36Sopenharmony_ci 7762306a36Sopenharmony_ciexamples: 7862306a36Sopenharmony_ci - | 7962306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,dispcc-sm8350.h> 8062306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,gcc-sm8350.h> 8162306a36Sopenharmony_ci #include <dt-bindings/clock/qcom,rpmh.h> 8262306a36Sopenharmony_ci #include <dt-bindings/interrupt-controller/arm-gic.h> 8362306a36Sopenharmony_ci #include <dt-bindings/interconnect/qcom,sm8350.h> 8462306a36Sopenharmony_ci #include <dt-bindings/power/qcom,rpmhpd.h> 8562306a36Sopenharmony_ci 8662306a36Sopenharmony_ci display-subsystem@ae00000 { 8762306a36Sopenharmony_ci compatible = "qcom,sm8350-mdss"; 8862306a36Sopenharmony_ci reg = <0x0ae00000 0x1000>; 8962306a36Sopenharmony_ci reg-names = "mdss"; 9062306a36Sopenharmony_ci 9162306a36Sopenharmony_ci interconnects = <&mmss_noc MASTER_MDP0 0 &mc_virt SLAVE_EBI1 0>, 9262306a36Sopenharmony_ci <&mmss_noc MASTER_MDP1 0 &mc_virt SLAVE_EBI1 0>; 9362306a36Sopenharmony_ci interconnect-names = "mdp0-mem", "mdp1-mem"; 9462306a36Sopenharmony_ci 9562306a36Sopenharmony_ci power-domains = <&dispcc MDSS_GDSC>; 9662306a36Sopenharmony_ci resets = <&dispcc DISP_CC_MDSS_CORE_BCR>; 9762306a36Sopenharmony_ci 9862306a36Sopenharmony_ci clocks = <&dispcc DISP_CC_MDSS_AHB_CLK>, 9962306a36Sopenharmony_ci <&gcc GCC_DISP_HF_AXI_CLK>, 10062306a36Sopenharmony_ci <&gcc GCC_DISP_SF_AXI_CLK>, 10162306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_MDP_CLK>; 10262306a36Sopenharmony_ci clock-names = "iface", "bus", "nrt_bus", "core"; 10362306a36Sopenharmony_ci 10462306a36Sopenharmony_ci iommus = <&apps_smmu 0x820 0x402>; 10562306a36Sopenharmony_ci 10662306a36Sopenharmony_ci interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 10762306a36Sopenharmony_ci interrupt-controller; 10862306a36Sopenharmony_ci #interrupt-cells = <1>; 10962306a36Sopenharmony_ci 11062306a36Sopenharmony_ci #address-cells = <1>; 11162306a36Sopenharmony_ci #size-cells = <1>; 11262306a36Sopenharmony_ci ranges; 11362306a36Sopenharmony_ci 11462306a36Sopenharmony_ci display-controller@ae01000 { 11562306a36Sopenharmony_ci compatible = "qcom,sm8350-dpu"; 11662306a36Sopenharmony_ci reg = <0x0ae01000 0x8f000>, 11762306a36Sopenharmony_ci <0x0aeb0000 0x2008>; 11862306a36Sopenharmony_ci reg-names = "mdp", "vbif"; 11962306a36Sopenharmony_ci 12062306a36Sopenharmony_ci clocks = <&gcc GCC_DISP_HF_AXI_CLK>, 12162306a36Sopenharmony_ci <&gcc GCC_DISP_SF_AXI_CLK>, 12262306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_AHB_CLK>, 12362306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>, 12462306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_MDP_CLK>, 12562306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_VSYNC_CLK>; 12662306a36Sopenharmony_ci clock-names = "bus", 12762306a36Sopenharmony_ci "nrt_bus", 12862306a36Sopenharmony_ci "iface", 12962306a36Sopenharmony_ci "lut", 13062306a36Sopenharmony_ci "core", 13162306a36Sopenharmony_ci "vsync"; 13262306a36Sopenharmony_ci 13362306a36Sopenharmony_ci assigned-clocks = <&dispcc DISP_CC_MDSS_VSYNC_CLK>; 13462306a36Sopenharmony_ci assigned-clock-rates = <19200000>; 13562306a36Sopenharmony_ci 13662306a36Sopenharmony_ci operating-points-v2 = <&mdp_opp_table>; 13762306a36Sopenharmony_ci power-domains = <&rpmhpd RPMHPD_MMCX>; 13862306a36Sopenharmony_ci 13962306a36Sopenharmony_ci interrupt-parent = <&mdss>; 14062306a36Sopenharmony_ci interrupts = <0>; 14162306a36Sopenharmony_ci 14262306a36Sopenharmony_ci ports { 14362306a36Sopenharmony_ci #address-cells = <1>; 14462306a36Sopenharmony_ci #size-cells = <0>; 14562306a36Sopenharmony_ci 14662306a36Sopenharmony_ci port@0 { 14762306a36Sopenharmony_ci reg = <0>; 14862306a36Sopenharmony_ci dpu_intf1_out: endpoint { 14962306a36Sopenharmony_ci remote-endpoint = <&dsi0_in>; 15062306a36Sopenharmony_ci }; 15162306a36Sopenharmony_ci }; 15262306a36Sopenharmony_ci }; 15362306a36Sopenharmony_ci 15462306a36Sopenharmony_ci mdp_opp_table: opp-table { 15562306a36Sopenharmony_ci compatible = "operating-points-v2"; 15662306a36Sopenharmony_ci 15762306a36Sopenharmony_ci opp-200000000 { 15862306a36Sopenharmony_ci opp-hz = /bits/ 64 <200000000>; 15962306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_low_svs>; 16062306a36Sopenharmony_ci }; 16162306a36Sopenharmony_ci 16262306a36Sopenharmony_ci opp-300000000 { 16362306a36Sopenharmony_ci opp-hz = /bits/ 64 <300000000>; 16462306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_svs>; 16562306a36Sopenharmony_ci }; 16662306a36Sopenharmony_ci 16762306a36Sopenharmony_ci opp-345000000 { 16862306a36Sopenharmony_ci opp-hz = /bits/ 64 <345000000>; 16962306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_svs_l1>; 17062306a36Sopenharmony_ci }; 17162306a36Sopenharmony_ci 17262306a36Sopenharmony_ci opp-460000000 { 17362306a36Sopenharmony_ci opp-hz = /bits/ 64 <460000000>; 17462306a36Sopenharmony_ci required-opps = <&rpmhpd_opp_nom>; 17562306a36Sopenharmony_ci }; 17662306a36Sopenharmony_ci }; 17762306a36Sopenharmony_ci }; 17862306a36Sopenharmony_ci 17962306a36Sopenharmony_ci dsi0: dsi@ae94000 { 18062306a36Sopenharmony_ci compatible = "qcom,sm8350-dsi-ctrl", "qcom,mdss-dsi-ctrl"; 18162306a36Sopenharmony_ci reg = <0x0ae94000 0x400>; 18262306a36Sopenharmony_ci reg-names = "dsi_ctrl"; 18362306a36Sopenharmony_ci 18462306a36Sopenharmony_ci interrupt-parent = <&mdss>; 18562306a36Sopenharmony_ci interrupts = <4>; 18662306a36Sopenharmony_ci 18762306a36Sopenharmony_ci clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK>, 18862306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_BYTE0_INTF_CLK>, 18962306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_PCLK0_CLK>, 19062306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_ESC0_CLK>, 19162306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_AHB_CLK>, 19262306a36Sopenharmony_ci <&gcc GCC_DISP_HF_AXI_CLK>; 19362306a36Sopenharmony_ci clock-names = "byte", 19462306a36Sopenharmony_ci "byte_intf", 19562306a36Sopenharmony_ci "pixel", 19662306a36Sopenharmony_ci "core", 19762306a36Sopenharmony_ci "iface", 19862306a36Sopenharmony_ci "bus"; 19962306a36Sopenharmony_ci 20062306a36Sopenharmony_ci assigned-clocks = <&dispcc DISP_CC_MDSS_BYTE0_CLK_SRC>, 20162306a36Sopenharmony_ci <&dispcc DISP_CC_MDSS_PCLK0_CLK_SRC>; 20262306a36Sopenharmony_ci assigned-clock-parents = <&mdss_dsi0_phy 0>, 20362306a36Sopenharmony_ci <&mdss_dsi0_phy 1>; 20462306a36Sopenharmony_ci 20562306a36Sopenharmony_ci operating-points-v2 = <&dsi_opp_table>; 20662306a36Sopenharmony_ci power-domains = <&rpmhpd RPMHPD_MMCX>; 20762306a36Sopenharmony_ci 20862306a36Sopenharmony_ci phys = <&mdss_dsi0_phy>; 20962306a36Sopenharmony_ci 21062306a36Sopenharmony_ci ports { 21162306a36Sopenharmony_ci #address-cells = <1>; 21262306a36Sopenharmony_ci #size-cells = <0>; 21362306a36Sopenharmony_ci 21462306a36Sopenharmony_ci port@0 { 21562306a36Sopenharmony_ci reg = <0>; 21662306a36Sopenharmony_ci dsi0_in: endpoint { 21762306a36Sopenharmony_ci remote-endpoint = <&dpu_intf1_out>; 21862306a36Sopenharmony_ci }; 21962306a36Sopenharmony_ci }; 22062306a36Sopenharmony_ci 22162306a36Sopenharmony_ci port@1 { 22262306a36Sopenharmony_ci reg = <1>; 22362306a36Sopenharmony_ci dsi0_out: endpoint { 22462306a36Sopenharmony_ci }; 22562306a36Sopenharmony_ci }; 22662306a36Sopenharmony_ci }; 22762306a36Sopenharmony_ci }; 22862306a36Sopenharmony_ci }; 22962306a36Sopenharmony_ci... 230